EEWORLDEEWORLDEEWORLD

Part Number

Search

531FA802M000DGR

Description
LVDS Output Clock Oscillator, 802MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531FA802M000DGR Overview

LVDS Output Clock Oscillator, 802MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531FA802M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency802 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
How do I add a noise channel between encoding and decoding?
The design of the Hamming code encoder/decoder based on VHDL language involves error correction items, so I want to add a noise channel. How should I add it?...
十一月下雨 FPGA/CPLD
60db Problem of RF Broadband Amplifier
Hi everyone, I am working on a broadband amplifier, but I don't understand the 60db gain mentioned in the question. Because the question requires the load resistance to be 50 ohms, but the output resi...
晚安哈哈 Electronics Design Contest
Questions about BP_OpenPartition
[code]*dwStartSector - Logical sector to start the partition.NEXT_FREE_LOC if none*specified.Ignored if opening existing partition.*dwNumSectors - Number of logical sectors of the partition.USE_REMAIN...
elise Embedded System
Why can't I debug WinCE5.0 compiled with VC2005?
I cannot debug the program compiled with VC2005 in Platform Builder 5.0. When loading, it shows: Loaded 'menus.exe', no matching symbolic information found. I confirmed that the pdb debugging file has...
wyh121w Embedded System
MCGS touch screen wireless acquisition analog quantity routine source code
[i=s] This post was last edited by Renjianjingpin on 2020-7-22 11:36[/i]This solution is a method for implementing wireless Modbus communication between Kunlun Tongtai touch screen and four DTD433FC w...
人间精品在回复 Industrial Control Electronics
Is there anyone familiar with DM6437? I am new to it and would like to ask for more advice.
I saw this paragraph in the 6437 example program. It seems to define I2C related pins. I couldn't find the basis and didn't understand what it does. #define I2C_GPIO_GROUP_0 ( 0x38 | 0 ) #define I2C_G...
linxigjs DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 351  1757  314  1347  2303  8  36  7  28  47 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号