EEWORLDEEWORLDEEWORLD

Part Number

Search

MTMS-119-01-S-D-230

Description
Board Stacking Connector, 38 Contact(s), 2 Row(s), Male, Straight, Solder Terminal, ROHS COMPLIANT
CategoryThe connector    The connector   
File Size141KB,1 Pages
ManufacturerSAMTEC
Websitehttp://www.samtec.com/
Environmental Compliance  
Download Datasheet Parametric View All

MTMS-119-01-S-D-230 Overview

Board Stacking Connector, 38 Contact(s), 2 Row(s), Male, Straight, Solder Terminal, ROHS COMPLIANT

MTMS-119-01-S-D-230 Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSAMTEC
package instructionROHS COMPLIANT
Reach Compliance Codecompliant
Factory Lead Time2 weeks
Connector typeBOARD STACKING CONNECTOR
Contact to complete cooperationNOT SPECIFIED
Contact completed and terminatedTin (Sn) - with Nickel (Ni) barrier
Contact point genderMALE
Contact materialPHOSPHOR BRONZE
DIN complianceNO
Filter functionNO
IEC complianceNO
JESD-609 codee3
MIL complianceNO
Manufacturer's serial numberMTMS-1
Plug informationMULTIPLE MATING PARTS AVAILABLE
Mixed contactsNO
Installation methodSTRAIGHT
Installation typeBOARD
Number of rows loaded2
OptionsGENERAL PURPOSE
Terminal pitch1.27 mm
Termination typeSOLDER
Total number of contacts38
Wince driver interruption problem
I'm learning about interrupt drivers recently, and I don't understand a few things. I'd like to ask you guys: 1. In WinCE interrupts, the logical interrupt number is associated with an event, so how i...
fiona007 Embedded System
Verilog statement output question
input b; reg a; if(i) a = b; assign c = a; if i=0; then what is the value of c, should it be no value, or 0? c is of wire type, so it is not saved, so there is no output value, is this correct?...
tianma123 FPGA/CPLD
How to calculate the gate count of FPGA?
I often hear that FPGAs have tens of thousands of gates, but isn't the size of an FPGA measured in logic units? Is there any relationship between the two? How do you estimate tens of thousands of gate...
心仪 FPGA/CPLD
Check out Xilinx's latest release of Targeted Design Platform domain-specific kits
Here are the pictures. It's too late, and there's nothing much to write. Just a brief explanation will suffice. If I remember anything else, I'll continue to add.This is the Spartan-6 development boar...
凯哥 FPGA/CPLD
ADC12, the GND level reading is too large when the speed is fast.
The MCU I use is F5438A, the master clock is 32M. The configuration of ADC12 is master clock, 8-bit resolution, 64 sampling clocks, A0A1A2A3 round sequence; The phenomena that occur are: 1. When I use...
shushu Microcontroller MCU
PCB leakage problem
When the PCB wiring was completed, I found that a wire was missing during the missing wire check, but I couldn't find it no matter how hard I tried, and I didn't see any flying wires! :faint: Does any...
zttian PCB Design

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1487  1787  2820  1899  1433  30  36  57  39  29 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号