EEWORLDEEWORLDEEWORLD

Part Number

Search

APA075-FTQG100

Description
Field Programmable Gate Array, 75000 Gates, 180MHz, CMOS, PQFP100, 0.50 MM PITCH, ROHS COMPLIANT, TQFP-100
CategoryProgrammable logic devices    Programmable logic   
File Size2MB,83 Pages
ManufacturerMicrosemi
Websitehttps://www.microsemi.com
Environmental Compliance
Download Datasheet Parametric View All

APA075-FTQG100 Overview

Field Programmable Gate Array, 75000 Gates, 180MHz, CMOS, PQFP100, 0.50 MM PITCH, ROHS COMPLIANT, TQFP-100

APA075-FTQG100 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerMicrosemi
package instructionLFQFP,
Reach Compliance Codecompliant
maximum clock frequency180 MHz
JESD-30 codeS-PQFP-G100
length14 mm
Humidity sensitivity level3
Equivalent number of gates75000
Number of terminals100
Maximum operating temperature70 °C
Minimum operating temperature
organize75000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeLFQFP
Package shapeSQUARE
Package formFLATPACK, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage2.7 V
Minimum supply voltage2.3 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
v5.8
ProASIC
PLUS®
Flash Family FPGAs
Features and Benefits
High Capacity
Commercial and Industrial
75,000 to 1 Million System Gates
27 k to 198 kbits of Two-Port SRAM
66 to 712 User I/Os
300, 000 to 1 million System Gates
72 k to 198 kbits of Two Port SRAM
158 to 712 User I/Os
0.22 µm 4 LM Flash-Based CMOS Process
Live At Power-Up (LAPU) Level 0 Support
Single-Chip Solution
No Configuration Device Required
Retains Programmed Design during Power-Down/Up Cycles
Mil/Aero Devices Operate over Full Military Temperature
Range
3.3 V, 32-Bit PCI, up to 50 MHz (33 MHz over military
temperature)
Two Integrated PLLs
External System Performance up to 150 MHz
The Industry’s Most Effective Security Key (FlashLock
®
)
Low Impedance Flash Switches
Segmented Hierarchical Routing Structure
Small, Efficient, Configurable (Combinatorial or Sequential)
Logic Cells
APA075
75,000
3,072
27 k
12
2
2
4
24
158
Yes
Yes
100, 144
208
144
APA150
150,000
6,144
36k
16
2
2
4
32
242
Yes
Yes
100
208
456
144, 256
APA300
1
300,000
8,192
72 k
32
2
2
4
32
290
Yes
Yes
208
456
144, 256
208, 352
APA450
450,000
12,288
108 k
48
2
2
4
48
344
Yes
Yes
208
456
144, 256, 484
APA600
1
600,000
21,504
126 k
56
2
2
4
56
454
Yes
Yes
208
456
256, 484, 676
208, 352
624
APA750
750,000
32,768
144 k
64
2
2
4
64
562
Yes
Yes
208
456
676, 896
®
High Performance Routing Hierarchy
Ultra-Fast Local and Long-Line Network
High-Speed Very Long-Line Network
High-Performance, Low Skew, Splittable Global Network
100% Routability and Utilization
Schmitt-Trigger Option on Every Input
2.5 V/3.3 V Support with Individually-Selectable Voltage and
Slew Rate
Bidirectional Global I/Os
Compliance with PCI Specification Revision 2.2
Boundary-Scan Test IEEE Std. 1149.1 (JTAG) Compliant
Pin Compatible Packages across the ProASIC
PLUS
Family
PLL with Flexible Phase, Multiply/Divide and Delay
Capabilities
Internal and/or External Dynamic PLL Configuration
Two LVPECL Differential Pairs for Clock or Data Inputs
Flexibility with Choice of Industry-Standard Front-End Tools
Efficient Design through Front-End Timing and Gate Optimization
In-System Programming (ISP) via JTAG Port
SmartGen Netlist Generation Ensures Optimal Usage of
Embedded Memory Blocks
24 SRAM and FIFO Configurations with Synchronous and
Asynchronous Operation up to 150 MHz (typical)
I/O
Military
Reprogrammable Flash Technology
Unique Clock Conditioning Circuitry
Standard FPGA and ASIC Design Flow
ISP Support
SRAMs and FIFOs
Performance
Secure Programming
Low Power
Table 1 •
ProASIC
PLUS
Product Profile
Device
Maximum System Gates
Tiles (Registers)
Embedded RAM Bits (k=1,024 bits)
Embedded RAM Blocks (256x9)
LVPECL
PLL
Global Networks
Maximum Clocks
Maximum User I/Os
JTAG ISP
PCI
Package (by pin count)
TQFP
PQFP
PBGA
FBGA
CQFP
2
CCGA/LGA
2
Notes:
APA1000
1
1,000,000
56,320
198 k
88
2
2
4
88
712
Yes
Yes
208
456
896, 1152
208, 352
624
1. Available as Commercial/Industrial and Military/MIL-STD-883B devices.
2. These packages are available only for Military/MIL-STD-883B devices.
June 2009
© 2009 Actel Corporation
i
See the Actel website for the latest version of the datasheet.
How can WINCE call SQLCE database
I now have a .sdf database file. In WINCE programming, how do I call methods to operate the database? The SQLCE database version is V3.5... It would be best if you could list the sample code or all th...
ageless Embedded System
Wireless Condition Monitor for Motors and Pumps Using Multi-Axis Vibration
[i=s]This post was last edited by Aguilera on 2020-4-8 20:36[/i]TIDA-01575 描述 This reference design provides a non-invasive and non-disruptive method to monitor and assess motor health and includes bo...
Aguilera Wireless Connectivity
A collection of online resources for making your own electrocardiogram
In the process of development, most electronic products are related to human activities, serving humans, or performing certain activities on behalf of humans. Medical electronics is closely related to...
leslie DIY/Open Source Hardware
Market-based product development
[font=宋体][size=12pt]"Suddenly, business is not so good", Dr. Hamer's words are a classic summary of the cruelty and fierce competition in the current market. Changes in the external environment, the r...
eeleader Talking about work
Can use Jlink to download the program but when simulating it prompts Cannot access target
Can use Jlink to download the program but when simulating it prompts Cannot access target...
ccit096 NXP MCU
Verification of the difference between & and && operators in C language
[size=4][color=#000000][backcolor=white]The result of the arithmetic operator & is a specific value, while the result of the logical operator is 0 or 1. [/backcolor][/color][/size] [size=4][color=#000...
Aguilera Microcontroller MCU

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 114  2425  1540  1370  1869  3  49  31  28  38 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号