EEWORLDEEWORLDEEWORLD

Part Number

Search

SST32HF3282-70-4E-LFS

Description
Memory Circuit, 2MX16, CMOS, PBGA63, 8 X 10 MM, 1.40 MM HEIGHT, MO-210, LFBGA-63
Categorystorage    storage   
File Size428KB,37 Pages
ManufacturerSilicon Laboratories Inc
Download Datasheet Parametric View All

SST32HF3282-70-4E-LFS Overview

Memory Circuit, 2MX16, CMOS, PBGA63, 8 X 10 MM, 1.40 MM HEIGHT, MO-210, LFBGA-63

SST32HF3282-70-4E-LFS Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerSilicon Laboratories Inc
Parts packaging codeBGA
package instructionLFBGA,
Contacts63
Reach Compliance Codeunknown
Other featuresSRAM IS ORGANIZED AS 512K X 16
JESD-30 codeR-PBGA-B63
length10 mm
memory density33554432 bit
Memory IC TypeMEMORY CIRCUIT
memory width16
Number of functions1
Number of terminals63
word count2097152 words
character code2000000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-20 °C
organize2MX16
Package body materialPLASTIC/EPOXY
encapsulated codeLFBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height1.4 mm
Maximum supply voltage (Vsup)3.3 V
Minimum supply voltage (Vsup)2.7 V
Nominal supply voltage (Vsup)3 V
surface mountYES
technologyCMOS
Temperature levelOTHER
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width8 mm
Multi-Purpose Flash Plus + SRAM ComboMemory
SST32HF1642 / SST32HF1682 / SST32HF3242 / SST32HF3282 / SST32HF6482
SST32HF1622C / SST32HF1642C / SST32HF3242C
SST32HF16x2x / 32x2x / 6482x16/32/64Mb Flash + 4/8Mb SRAM, 32Mb Flash + 8Mb SRAM
(x16) MCP ComboMemories
Preliminary Specifications
FEATURES:
• ComboMemories organized as:
– SST32HF1622C: 1M x16 Flash + 128K x16 SRAM
– SST32HF1642x: 1M x16 Flash + 256K x16 SRAM
– SST32HF1682: 1M x16 Flash + 512K x16 SRAM
– SST32HF3242x: 2M x16 Flash + 256K x16 SRAM
– SST32HF3282: 2M x16 Flash + 512K x16 SRAM
– SST32HF6482: 4M x16 Flash + 512K x16 SRAM
• Single 2.7-3.3V Read and Write Operations
• Concurrent Operation
– Read from or Write to SRAM while
Erase/Program Flash
• Superior Reliability
– Endurance: 100,000 Cycles (typical)
– Greater than 100 years Data Retention
• Low Power Consumption:
– Active Current: 15 mA (typical) for
Flash or SRAM Read
– Standby Current:
- SST32HFx2: 60 µA (typical)
- SST32HFx2C: 12 µA (typical)
• Flexible Erase Capability
– Uniform 2 KWord sectors
– Uniform 32 KWord size blocks
• Erase-Suspend/Erase-Resume Capabilities
• Security-ID Feature
– SST: 128 bits; User: 128 bits
• Hardware Block-Protection/WP# Input Pin
– Top Block-Protection (top 32 KWord)
• Fast Read Access Times:
– Flash: 70 ns and 90 ns
– SRAM: 70 ns and 90 ns
• Latched Address and Data for Flash
• Flash Fast Erase and Word-Program:
– Sector-Erase Time: 18 ms (typical)
– Block-Erase Time: 18 ms (typical)
– Chip-Erase Time: 40 ms (typical)
– Word-Program Time: 7 µs (typical)
• Flash Automatic Erase and Program Timing
– Internal V
PP
Generation
• Flash End-of-Write Detection
– Toggle Bit
– Data# Polling
• CMOS I/O Compatibility
• JEDEC Standard Command Set
• Package Available
– 63-ball LFBGA (8mm x 10mm x 1.4mm)
– 62-ball LFBGA (8mm x 10mm x 1.4mm)
– 64-ball LFBGA (8mm x 10mm x 1.4mm)
PRODUCT DESCRIPTION
The SST32HFx2/x2C ComboMemory devices integrate
a CMOS flash memory bank with a CMOS SRAM mem-
ory bank in a Multi-Chip Package (MCP), manufactured
with SST’s proprietary, high performance SuperFlash
technology. The SST32HF16x2/32x2/6482 devices use a
PseudoSRAM. The SST32HF16x2C/3242C devices use
standard SRAM.
Featuring high performance Word-Program, the flash
memory bank provides a maximum Word-Program time of
7 µsec. To protect against inadvertent flash write, the
SST32HFx2/x2C devices contain on-chip hardware and
software data protection schemes. The SST32HFx2/x2C
devices offer a guaranteed endurance of 10,000 cycles.
Data retention is rated at greater than 100 years.
The SST32HFx2/x2C devices consist of two independent
memory banks with respective bank enable signals. The
Flash and SRAM memory banks are superimposed in the
same memory address space. Both memory banks share
common address lines, data lines, WE# and OE#. The
memory bank selection is done by memory bank enable
©2004 Silicon Storage Technology, Inc.
S71253-01-000
6/04
1
signals. The SRAM bank enable signal, BES# selects the
SRAM bank. The flash memory bank enable signal, BEF#
selects the flash memory bank. The WE# signal has to be
used with Software Data Protection (SDP) command
sequence when controlling the Erase and Program opera-
tions in the flash memory bank. The SDP command
sequence protects the data stored in the flash memory
bank from accidental alteration.
The SST32HFx2/x2C provide the added functionality of
being able to simultaneously read from or write to the
SRAM bank while erasing or programming in the flash
memory bank. The SRAM memory bank can be read or
written while the flash memory bank performs Sector-
Erase, Bank-Erase, or Word-Program concurrently. All
flash memory Erase and Program operations will automati-
cally latch the input address and data signals and complete
the operation in background without further input stimulus
requirement. Once the internally controlled Erase or Pro-
gram cycle in the flash bank has commenced, the SRAM
bank can be accessed for Read or Write.
The SST logo and SuperFlash are registered trademarks of Silicon Storage Technology, Inc.
MPF+ and ComboMemory are trademarks of Silicon Storage Technology, Inc.
These specifications are subject to change without notice.
MSP430g2452 lights up Zhilin 5110
This program uses DCO to directly light up the 5110 screen. The program is relatively simple, but it has to be reset to work properly, which is a bit confusing. I think adding a pull-up resistor would...
ddllxxrr Microcontroller MCU
【TI Literature】Power Management Guide 20120524-Low Precision
Through this selection guide, you can find corresponding design factors, featured products, product library diagrams and parameter tables, etc. At the same time, this guide also includes devices that ...
maylove Analogue and Mixed Signal
EEWORLD University Hall----Live Replay: Future Perception is Predicted by Me-The Latest Application of Sensors in the Internet of Things
Live replay: Future perception is predicted by me - the latest application of sensors in the Internet of Things : https://training.eeworld.com.cn/course/5505...
hi5 Integrated technical exchanges
Does TI have an angle sensor?
[i=s] This post was last edited by dontium on 2015-1-23 11:07 [/i] Directly output angle analog quantity, or SPI interface, not acceleration sensor chip...
lidonglei1 Analogue and Mixed Signal
Detailed description of detection technology
Ideally, optical or other noncontact technologies would be the best means of measuring complex, micromechanical parts, but in reality, this is impractical. Optical systems have the advantages of speed...
guangqiji Test/Measurement
【Date with Spring】Jixi, Anhui
I went to Jixi with my colleagues a while ago. The scenery on the way was nice. It has not been developed yet and feels more primitive. There are no tour groups there now. They are all backpackers. It...
jixfjixf Talking

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 126  2444  243  2614  1284  3  50  5  53  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号