EEWORLDEEWORLDEEWORLD

Part Number

Search

5962F0420102VYC

Description
Line Receiver, 4 Func, 4 Rcvr, CMOS, CDFP16, CERAMIC, DFP-16
CategoryAnalog mixed-signal IC    Drivers and interfaces   
File Size99KB,11 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

5962F0420102VYC Overview

Line Receiver, 4 Func, 4 Rcvr, CMOS, CDFP16, CERAMIC, DFP-16

5962F0420102VYC Parametric

Parameter NameAttribute value
MakerCobham Semiconductor Solutions
Parts packaging codeDFP
package instructionDFP,
Contacts16
Reach Compliance Codeunknown
ECCN codeEAR99
Differential outputNO
Input propertiesDIFFERENTIAL
Interface integrated circuit typeLINE RECEIVER
Interface standardsEIA-644; TIA-644
JESD-30 codeR-CDFP-F16
JESD-609 codee4
Number of functions4
Number of terminals16
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDFP
Package shapeRECTANGULAR
Package formFLATPACK
Certification statusNot Qualified
Maximum receive delay3.3 ns
Number of receiver bits4
Filter levelMIL-PRF-38535 Class V
Maximum seat height2.921 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceGOLD
Terminal formFLAT
Terminal pitch1.27 mm
Terminal locationDUAL
total dose300k Rad(Si) V
width6.731 mm
Standard Products
UT54LVDS032LVT Low Voltage Quad Receiver with
Integrated Termination Resistor
Data Sheet
September, 2012
www.aeroflex.com/lvds
FEATURES
>400.0 Mbps (200 MHz) switching rates
+340mV differential signaling
3.3 V power supply
TTL compatible outputs
Cold spare all pins
Nominal 100Integrated Termination Resistor
3.3ns maximum propagation delay
0.35ns maximum differential skew
Operational; total dose irradiation testing to MIL-STD-883
Method 1019
- Total-dose: 300 krad(Si) and 1Mrad(Si)
- Latchup immune (LET > 100 MeV-cm
2
/mg)
Packaging options:
- 16-lead flatpack (dual in-line)
Standard Microcircuit Drawing 5962-04201
- QML Q and V compliant part
Compatible with IEEE 1596.3SCI LVDS
Compatible with ANSI/TIA/EIA 644-1996 LVDS Standard
INTRODUCTION
The UT54LVDS032LVT with internal 100Integrated
Termination Resistor Quad Receiver is a quad CMOS
differential line receiver designed for applications requiring
ultra low power dissipation and high data rates. The device is
designed to support data rates in excess of 400.0 Mbps (200
MHz) utilizing Low Voltage Differential Signaling (LVDS)
technology.
The UT54LVDS032LVT accepts low voltage (340mV)
differential input signals and translates them to 3V TTL output
levels. The receiver supports a three-state function that may be
used to multiplex outputs. The receiver also supports OPEN,
shorted and terminated (100
)
input fail-safe. Receiver output
will be HIGH for all fail-safe conditions.
All pins have Cold Spare buffers. These buffers will be high
impedance when V
DD
is tied to V
SS
.
An integrated termination resistor will reduce component count
and save board space.
R
IN1+
R
IN1-
+
R1
-
R
OUT1
R
IN2+
R
IN2-
+
R2
-
R
OUT2
R
IN3+
R
IN3-
+
R3
-
R
OUT3
R
IN4+
R
IN4-
EN
EN
+
R4
-
R
OUT4
Figure 1. UT54LVDS032LV Quad Receiver Block Diagram
1
ANT useful information sharing
Comprehensive understanding of antennas, the knowledge you don’t know! Antenna principles and RF passive device technology Simulation research on high frequency antenna protection design Several Bluet...
btty038 RF/Wirelessly
About the role of filter capacitors, decoupling capacitors, and bypass capacitors
Once you understand the functions of filter capacitors, decoupling capacitors, and bypass capacitors, your analog electronics knowledge will be elevated to a higher level. . . . . . . . . . . ....
江汉大学南瓜 Analog electronics
EEWorld Forum Spring Festival Holiday Duty Schedule
Thank you netizens for your support for EEWorld over the past year! The EEWorld Forum will be open as usual during the Spring Festival. Netizens are welcome to celebrate the Spring Festival and share ...
okhxyyo Suggestions & Announcements
Problems with link layer primitive SYNCp in sata protocol
The link layer has this rule: if SYNCp appears after SOF but before EOF, then the frame is considered to be over, and both parties enter IDLE and wait for the next frame. Question: Under what circumst...
zombes FPGA/CPLD
Read it every day and see what happens?
[font=楷体_GB2312][size=4]1. Don't underestimate anyone. 2. You don't have that many audiences, don't be so tired. 3. Be gentle to people and things. Don't lose your temper casually, no one owes you any...
lixiaohai8211 Talking
High-performance Chinese digital speech recognition algorithm (2)
2 Recognition Algorithm Experiments show that MDSR recognition errors are concentrated in a few pairs of easily confused speech sounds [1]. Therefore, this paper adopts a two-level recognition framewo...
DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1953  480  2542  1833  2222  40  10  52  37  45 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号