EEWORLDEEWORLDEEWORLD

Part Number

Search

530HB247M000DG

Description
CMOS/TTL Output Clock Oscillator, 247MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530HB247M000DG Overview

CMOS/TTL Output Clock Oscillator, 247MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530HB247M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency247 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Does anyone have any ideas for automatic touch screen calibration?
Maybe everyone has this idea. Is there any way to calibrate automatically to save customers from having to calibrate? PS: Now the touch screen of the UT development board needs to be calibrated severa...
片枫 Embedded System
How to Design Solenoid Valve Driving Circuit
As the title says, I am a novice and don't know how to start designing a solenoid valve drive circuit. The specifications of the solenoid valve are 0.5 ohm 1mh. The pull-in current is 5a, the pull-in ...
guojun0718 Analog electronics
J_smiason teaches you how to program Flash in FPGA using JTAG
[size=6]J_smiason teaches you how to program FPGA with JTAG[/size] [size=6]Configure FPGA FLASH with JIC programming, no loss of data after power failure[/size] [size=6]I am just organizing it[/size]...
834629744 FPGA/CPLD
Let's talk about the national power supply situation
[i=s]This post was last edited by paulhyde on 2014-9-15 08:56[/i]The National Electronic Design Competition is getting closer... Can experienced friends share their preparations for the upcoming compe...
知心之阿星 Electronics Design Contest
What does the PFC drive module of the inverter air conditioner refer to? What does PFC mean here?
What does the PFC drive module of the inverter air conditioner refer to? What does PFC mean here?...
katexc Embedded System
Problems in implementing data forwarding at the NDIS layer
I want to filter data at the NDIS layer and send it to another process on the local host by modifying the destination address. In fact, I am doing a NAT conversion. Is this feasible? Thank you~~...
zhangxian8031 Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2703  1967  2576  1722  1043  55  40  52  35  21 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号