EEWORLDEEWORLDEEWORLD

Part Number

Search

530AA993M000BGR

Description
LVPECL Output Clock Oscillator, 993MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size268KB,15 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530AA993M000BGR Overview

LVPECL Output Clock Oscillator, 993MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530AA993M000BGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency993 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
Today's broadcast starts at 10:00: TI Simplelink platform's new generation of wireless product solutions (full of highlights)
[align=left][size=3]{:1_123:}Today's recommended highlights: Say goodbye to the quartz era, low power consumption and multi-band for real-time measurement. [/size][/align] [align=left][size=3] [color=...
EEWORLD社区 Wireless Connectivity
In the development of NB-IOT LWM2M protocol device, is there a good library to facilitate the processing of AT command sending and receiving information?
In the development of NB-IOT LWM2M protocol device, is there any good ready-made library to facilitate the processing of AT command sending and receiving information?...
一沙一世 MCU
Research on evoked potential test system based on CF interface technology.pdf
Research on evoked potential test system based on CF interface technology.pdf...
yuandayuan6999 MCU
MSP430F5438 output drive capability register PxDS
Hello everyone! Recently I read the output drive capability register PxDS in the MSP430F5438A data. Each bit in the PxDS register selects full drive or reduced drive capability. The default is reduced...
liuchunhui001 Microcontroller MCU
Learn Python through nursery rhymes and fairy tales
[i=s]This post was last edited by dcexpert on 2021-9-17 11:27[/i]Python learning books being crowdfundedThis book consists of nursery rhymes and fairy tales with beautiful full-page illustrations next...
dcexpert MicroPython Open Source section
Decoupling capacitor problem
For ICs with a large number of BGA power supply pins, it is impossible to add decoupling capacitors to each power supply pin. So how should decoupling capacitors be added to this situation? I checked ...
zhonghuadianzie PCB Design

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 468  2472  2031  999  1997  10  50  41  21  54 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号