EEWORLDEEWORLDEEWORLD

Part Number

Search

531EA544M000DGR

Description
LVPECL Output Clock Oscillator, 544MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531EA544M000DGR Overview

LVPECL Output Clock Oscillator, 544MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531EA544M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency544 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Selection of PCB manufacturing components
Let's discuss the selection of components on PCB boards. This is really a super difficult problem. Material selection is very important! ! ! Seeking experience, communication, and secrets....
zhangjr PCB Design
Help everyone: STM32 reset problem used in products
The manual says there is a reset circuit inside the chip.All kinds of "test boards" have RC reset.Do you guys use external reset circuits on your products?For example, STM809?If not, the NRST pin is l...
skybright1983 stm32/stm8
Question + How can I run naked with BeagleBone Black + CCS V5.5? [Solved]
[i=s]This post was last edited by azhiking on 2014-3-6 16:29[/i] Operating system: Win7 32-bit IDE: CCS V5.5 Platform: Embest BeagleBone Black (B4) Use TI Resource Explorer of CCS and select Hello Wor...
azhiking DSP and ARM Processors
Hiring embedded development engineers
Headhunting position [Dongguan] Job responsibilities: 1. Mainly for the company's embedded hardware platform, use C/C++ to develop embedded business software as required; 2. Participate in the design,...
ff318421749 Recruitment
How to modify PHY and dual network of TI AM335x (fine product)!!!
This article mainly describes how to modify the network phy chip on the AM335X Linux system, as well as the configuration and use of dual networks. It includes the initialization of phy in uboot and k...
szypf2011 Wireless Connectivity
Can you please check if my settings are correct?
I want to use the high-speed clock of the 149 system. The two pins of XT2 on the PCB are connected to an 8M crystal. My system needs to work at an 8M frequency, andthe serial port also plans to use an...
GPS11 Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2894  1040  826  1111  2888  59  21  17  23  54 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号