EEWORLDEEWORLDEEWORLD

Part Number

Search

530DA471M000DGR

Description
CMOS/TTL Output Clock Oscillator, 471MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530DA471M000DGR Overview

CMOS/TTL Output Clock Oscillator, 471MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530DA471M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency471 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Calculation of Delay of Single Chip Microcomputer
[code]void DelayUsx2(unsigned int t) { while(--t); }[/code]This is the code I wrote, but after setting the frequency of KEIL to 12Mhz, every time t decreases by 1, the time consumed is 8us. Its assemb...
pinggougou 51mcu
How does AD9854 achieve AM modulation?
[i=s]This post was last edited by paulhyde on 2014-9-15 03:27[/i] [font=微软雅黑][size=5]How does ad9854 implement AM modulation? [/size][/font]...
王子哈哈1 Electronics Design Contest
Comparison between DSP processor and general processor
Comparison of DSP Processors and General-Purpose Processors Consider an example of digital signal processing, such as a finite impulse response (FIR) filter. In mathematical terms, an FIR filter is a ...
fighting DSP and ARM Processors
[Sipeed LicheeRV 86 Panel Review] 11- Audio Recording and Playback Test
1 ALSA audio tools under Linux ALSA (Advanced Linux Sound Architecture) is the mainstream audio structure on Linux https://www.alsa-project.org/wiki/Main_PageCommonly used ALSA tools include:arecord: ...
DDZZ669 Domestic Chip Exchange
After adding chipscope cdc file to ISE, map takes about 6 hours
After adding chipscope cdc file to ISE, the map takes about 6 hours, which is too long. What should I do? Device: zedboard 7020...
koanzhongxue FPGA/CPLD
hs1101
When hs1101 was collecting humidity, I connected HS1101 to the board through two leads, but I found that the lead lengths were different and the collected data had a difference of 8%RH. Did the leads ...
flybaby Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 48  175  2273  1343  2901  1  4  46  28  59 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号