EEWORLDEEWORLDEEWORLD

Part Number

Search

531KA728M000DG

Description
CMOS/TTL Output Clock Oscillator, 728MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531KA728M000DG Overview

CMOS/TTL Output Clock Oscillator, 728MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531KA728M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency728 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Use of Bluetooth controller
[i=s]This post was last edited by sanxiawu on 2018-7-26 22:53[/i]I bought this Bluetooth handle and found out after disassembling it that it is this[color=#333333][font="][size=14px]ST17H26 BLE4.0 chi...
sanxiawu MicroPython Open Source section
Ask a question about the 24L01 preamble code
The datasheet of NRF24L01 is written like this. . . How are these 8 bits determined? It seems that there is nothing after that. Please take a look. ....
huangguan RF/Wirelessly
EEWORLD University--Altera implements PCIe, XAUI and 3G-SDI on Arria II GX transceiver FPGA
Altera Implementing PCIe, XAUI, and 3G-SDI on Arria II GX Transceiver FPGAs : https://training.eeworld.com.cn/course/2149Are you continually challenged to deliver more and more features in your design...
chenyy FPGA/CPLD
What and what can cause interference with a power adapter?
[i=s]This post was last edited by qwqwqw2088 on 2017-5-5 07:42[/i] [size=4] The power adapter, also known as an external power supply, is a power supply voltage conversion device for small portable el...
qwqwqw2088 Analogue and Mixed Signal
error: too many arguments to function BOOST_FUNCTION_RETURN(f(BOO...
ros writes CameraSubscriber to get CameraInfo messages. Compile and get error: too many arguments to function BOOST_FUNCTION_RETURN(f(BOOST_FUNCTION_ARGS)); Check the system source code. Found that in...
ienglgge Embedded System
TI_Coin DIY
[i=s]This post was last edited by juring on 2014-7-11 19:20[/i] [size=5]A while ago, I was making a PCB for a project. After the board was assembled, there was an extra small piece, so I added this li...
juring Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1625  804  1209  2563  2190  33  17  25  52  45 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号