EEWORLDEEWORLDEEWORLD

Part Number

Search

531SA753M000DG

Description
LVDS Output Clock Oscillator, 753MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531SA753M000DG Overview

LVDS Output Clock Oscillator, 753MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531SA753M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency753 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
EPM7128
[i=s]This post was last edited by paulhyde on 2014-9-15 08:56[/i] EPM7128...
xiangzi001 Electronics Design Contest
Experience with home IoT terminals (access control part)
[b]This activity is about to end, so I’d like to share some notes first. [/b] [align=left][font=微软雅黑][size=4]Part 1: Hardware Circuit Analysis [/size][/font][/align][align=left][font=微软雅黑][size=4]Part...
zca123 DIY/Open Source Hardware
Teach you what you didn't learn in college---what electrical and electronic engineers must know
[i=s]This post was last edited by tiankai001 on 2013-12-28 17:36[/i] [size=4][color=#666666][font=verdana, 宋体]"Electronic and Electrical Engineers Must Know (2nd Edition)" teaches you the knowledge an...
tiankai001 Download Centre
Send a heavyweight embedded LINUX video tutorial totaling 10G
Complete Manual for Embedded Linux Application Development Video Catalog: Lesson 1 Environment Construction and Tools, Concept Introduction Lesson 2 GPIO Experiment Lesson 3 Storage Manager Experiment...
wanghongyang Embedded System
About Tina importing new spice model
Why can't the TPS54302 spice model downloaded from the TI official website be added to Tina?...
kunkunjiang TI Technology Forum
TCPMP compilation problem, experienced experts please come in!
When compiling TCPMP 0.72 with EVC 4.0, it shows "The build cannot proceed because the current target CPU for the dependent project does not match the one for the active project. Please select a CPU s...
jiemei6617 Embedded System

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 729  2929  18  1628  1590  15  59  1  33  25 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号