EEWORLDEEWORLDEEWORLD

Part Number

Search

530EA193M000DGR

Description
LVPECL Output Clock Oscillator, 193MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530EA193M000DGR Overview

LVPECL Output Clock Oscillator, 193MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530EA193M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency193 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Let's go on the 5G journey together, Yilai Storage will provide you with efficient solutions
5G has exponential improvements in bandwidth, speed, reliability, and latency, and industry-leading companies are testing innovations and technologies that will power our 5G future. Electro Rent enabl...
eric_wang Test/Measurement
Ultrasonic flow meter principle
When ultrasonic waves propagate in a flowing fluid, they carry information about the flow rate of the fluid. Therefore, the flow rate of the fluid can be detected by the received ultrasonic waves, and...
totopper Industrial Control Electronics
MSP430 FLASH Question
The following display of IAR compiler shows that the FLASH program occupies 8 884 bytes, right? Then it can also be said that it is less than 9K, right?8 884 bytes of CODE memory788 bytes of CONST mem...
lingqiang0123 Microcontroller MCU
EEWORLD University ---- Arria V GZ's broadband interface: with PCIe Gen 3 hard core IP
Broadband Interfaces for Arria V GZ: with PCIe Gen 3 Hard IP : https://training.eeworld.com.cn/course/2127Arria V GZ Broadband Interfaces: Featuring PCIe Gen 3 Hard IP...
chenyy FPGA/CPLD
Who's not asleep? Let's chat~
This train sleeper is only suitable for people who are less than 1.7m long when lying down, less than 0.5m wide when sitting, less than 0.8m tall when sitting, and can sleep even during an earthquake....
astwyg Talking
How can I get points on the eeworld forum? I'm a beginner and I can't answer many questions, so I can't get points, but my points are almost used up...
How can I get points on the eeworld forum? I'm a beginner and I can't answer many questions, so I can't get points, but my points are almost used up......
030221030 Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2112  950  2256  2129  853  43  20  46  18  14 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号