EEWORLDEEWORLDEEWORLD

Part Number

Search

530KB839M000DGR

Description
CMOS/TTL Output Clock Oscillator, 839MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530KB839M000DGR Overview

CMOS/TTL Output Clock Oscillator, 839MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530KB839M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency839 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
How can we prevent the WINCE system from being damaged after multiple sudden power outages?
[b]How can I prevent the WINCE system from being damaged after multiple sudden power outages! [/b][b][/b]...
xxxhenxi Embedded System
About STM32 SDRAM reading and writing issues
The capacity of SDRAM is 32MB. Now we need to use an LCD with an RGB interface, so the first 8MB of memory is allocated to the LCD as video memory. Then, can the remaining 24MB of memory be used as a ...
ilovefengshulin stm32/stm8
Thank you for being there: TI Technology Forum 2011 Annual Netizen Thanksgiving Season!!!
2011 is not so ordinary, because TI Technology Forum has settled down in EEWORLD! Because of you, TI Technology Forum has created one wonderful after another... To thank the friends who have contribut...
EEWORLD社区 TI Technology Forum
Live: TI Robot System Learning Kit is sweeping campuses. Can it become a practical tool for university electrical engineering courses?
{:1_102:}The following is purely the editor's imagination. If there are any similarities, it must be that he copied the editor~ [b]A freshman who is about to fail the course: [/b]Knowledge gained from...
EEWORLD社区 TI Technology Forum
Can Verilog take the value of a register at the same time in one clock and then modify the register?
In an always, cnt will change on every rising edge of the clock, such as adding 1 Sometimes, some bits of cnt are assigned to a at the rising edge of the clock. For example, the code below did not wor...
littleshrimp FPGA/CPLD
Understanding the memory of TMS320VC5509A
[p=26, null, left][color=#333333][font=Arial][size=14px] The program storage area address and data storage area address of TMS320VC5509A use the same physical address. The total on-chip memory is 320K...
Aguilera Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1917  201  507  639  1169  39  5  11  13  24 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号