EEWORLDEEWORLDEEWORLD

Part Number

Search

530FA494M000DG

Description
LVDS Output Clock Oscillator, 494MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530FA494M000DG Overview

LVDS Output Clock Oscillator, 494MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530FA494M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency494 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Call Chunyang for help
This morning, when I turned on my computer, the monitor didn't respond. The computer was broken, and it seemed that the motherboard was broken. Last time, you talked about computer configuration issue...
王福崇在外边 Talking
Weekly review information is here~ Multiple development boards are online, waiting for you to apply
Hi, friends, hello everyone~ Recently, many development boards have been launched~~ The managers are busy making pages and preparing materials~~~ La la la~~ Everyone, when you visit the forum every da...
okhxyyo Special Edition for Assessment Centres
About the use of UART0 interface under esp8266 for micropython platform
When debugging the pm2.5 module under esp8266, the UART0 interface was occupied by repl, and the system crashed after wiring. After checking the relevant information, I had an idea: UART0 is only occu...
youxinweizhi MicroPython Open Source section
【R7F0C809】The proof is back, let’s start testing
[i=s] This post was last edited by ljj3166 on 2015-10-12 14:45 [/i] Continue Renesas' activities. I built a multi-purpose board in the early stage, and the basic functions are almost realized. After t...
ljj3166 Renesas Electronics MCUs
The problem of current flow direction of PMOS tube
In the attachment, Q1 uses a P-channel MOS tube, mainly to prevent the battery from being reversed. The parasitic diode of the MOS tube is used to make VGS greater than the gate-source threshold and t...
ZYXWVU Analog electronics
Keyboard anti-shake problem
8 independent interrupt buttons. After the interrupt, first perform delay anti-shake, and then check which button is pressed. After the button check, determine whether the button is released. If relea...
xunmengtaxiang Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 513  1242  1518  2445  341  11  25  31  50  7 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号