EEWORLDEEWORLDEEWORLD

Part Number

Search

530VA152M000BG

Description
CMOS Output Clock Oscillator, 152MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size268KB,15 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530VA152M000BG Overview

CMOS Output Clock Oscillator, 152MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530VA152M000BG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTRAY
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency152 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS
physical size7.0mm x 5.0mm x 1.85mm
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
IMX6ULL development board Ubuntu common commands (Part 2)
Common Ubuntu commands for IMX6ULL development board (Part 2) - Based on Xunwei-i.MX6ULL Terminator development board2.5.10 View file content command cat"cat" is a text output command under the Linux ...
马佳徐徐 Embedded System
MM32F031 Development Board Review 10: Hardware-Driven SPI
Today I worked on the hardware driver SPI. I originally wanted to give it a try because I didn't get it done on Sunday. I just wanted to give it a try. Maybe I have some basic knowledge of the simulat...
ddllxxrr Motor Drive Control(Motor Control)
Let’s talk about the analysis of common terms in PCB!
When drawing a through-hole pad, the hole should be 10mil (0.2mm)larger than the pin , and the outer diameter should be more than 20mil larger than the hole, otherwise the pad is too small and it is v...
造物工场PCB PCB Design
Three years of work for nothing! The programmer was ordered to pay Tencent 976,000 yuan in compensation and return 158,000 yuan for violating the "non-compete agreement"
Source: CSDN On March 1, the China Judgments Online website published an announcement - the second instance civil judgment of the second instance of the non-competition dispute between Sun and Tencent...
eric_wang Talking
In what environment does the CTL language run?
I am planning to work on testing the IP core in SOC. Could you tell me about the interpretation and execution environment of CTL language?...
chiwawa Embedded System
FPGA Design Sharing
[Verilog Basics and Programming Standards Video Open Course] First Period [url]http://bbs.elecfans.com/jishu_390144_1_1.html[/url] [Verilog Basics and Programming Standards Video Open Course] Second P...
楞伽山人 FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2043  2235  1059  2595  1715  42  45  22  53  35 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号