EEWORLDEEWORLDEEWORLD

Part Number

Search

531AB331M000DG

Description
LVPECL Output Clock Oscillator, 331MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531AB331M000DG Overview

LVPECL Output Clock Oscillator, 331MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531AB331M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency331 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Getting Started with MSP430F5529
Now I have summarized some problems for beginners to learn MSP430, as well as some precautions and methods in learning. It is for reference for those who are interested in learning MSP430 microcontrol...
火辣西米秀 Microcontroller MCU
GPS Problems
I want to learn about vehicle-mounted GPS technology. I want to know about the current research direction of GPS and the popular core technologies (including software and hardware). If you know, pleas...
seewei Embedded System
How to add a progress bar to the boot LOGO of S3C2450 + MLC FLASH? ??? ???
I would like to ask the experts, how can I add a progress bar to the boot LOGO while minimizing the boot time? I have seen the progress bar added to Yangchuang's development board, which is completely...
mahai Embedded System
HPM6750 Evaluation of Pioneer Semiconductor Step 4 (FreeRTOS+TinyUSB+LVGL) Comprehensive Example
0. Since adding TinyUSB components based on the lvgl example on RT-Thread Studio has conflicts, FreeRTOS is used for development this time. 1. First, adjust CMakeLists.txt based on \hpm_sdk\samples\li...
arilink Domestic Chip Exchange
LCD display driver
Hello, I am Liu Yulong from Beijing Diwen Technology Co., Ltd. I saw on the Internet that your company has developed a number of instruments that use LCD. In order to improve the quality of our compan...
xiaojuan222 Embedded System
Using Quartus 13's Qsys [similar to NIOS II?]
Open Qsys under the Tools menu of Quartus 13.add thisSelect the middle one, the medium-sized one, and then completeNext addI keep the default and complete it directly, thenI also keep the default, and...
cl17726 FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1434  415  19  2669  2881  29  9  1  54  58 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号