EEWORLDEEWORLDEEWORLD

Part Number

Search

530RA40M0000DG

Description
LVPECL Output Clock Oscillator, 40MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530RA40M0000DG Overview

LVPECL Output Clock Oscillator, 40MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530RA40M0000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability50%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency40 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Comparison of Turbo Code Implementations Using DSP and FPGA
Turbo codes are highly valued in mobile communication systems for their excellent error correction performance. In order to more accurately control the time required for signal processing in engineeri...
Aguilera DSP and ARM Processors
Can neural networks be run in WinCE embedded environment?
I am developing a car fault diagnosis system using wince and Yangchuang S3c2440 development board. I plan to use BP neural network as the diagnosis algorithm. I want to know if anyone has done somethi...
fan642382009 Embedded System
MSP430F149 reset voltage fluctuation tube leg output is unstable
The minimum system designed with 149, the reset voltage starts normal, the chip works normally, after a period of time, the reset voltage gradually decreases, and finally stops working. After a period...
LYR Microcontroller MCU
About LM3S EPI general mode data reading!
[font=宋体][size=2]I have not had much time to contact with EPI, and I have encountered some problems. I use the general 8-bit data mode to carry out high-speed data transmission with CPLD, and I only n...
chlq2008 Microcontroller MCU
Android compilation environment (2) - Manually compile C module ZT
[font=宋体]In the previous article (i.e. [/font][url=http://www.top-e.org/jiaoshi/html/?157.html][b][color=#0000ff]Android[font=宋体]Compilation Environment[/font](1) - [font=宋体]Compilation[/font]Native C...
qfc Embedded System
EDA experiment and practice dds_test
module dds_test(clock,key,fword,seg,dig); input clock; //system clock (48MHz) input[7:0] key; //key input (KEY1~KEY5) output[31:0]fword; //data to be sent output[7:0]seg; //digital tube segment code o...
白丁 FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2784  2190  1979  1092  2259  57  45  40  22  46 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号