EEWORLDEEWORLDEEWORLD

Part Number

Search

530KB1125M00DG

Description
CMOS/TTL Output Clock Oscillator, 1125MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530KB1125M00DG Overview

CMOS/TTL Output Clock Oscillator, 1125MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530KB1125M00DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency1125 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Pingtouge Xuantie VirtualZone: Security extension based on RISC-V architecture
This article is about security extension in the RISC-V knowledge graph series. It mainly introduces all the security capabilities of the RISC-V architecture in realizing the TEE trusted execution envi...
火辣西米秀 Domestic Chip Exchange
Technology R&D V Project Manager V Technical Support Engineer
I am a bachelor's degree graduate of electrical engineering and automation in Fujian. . . . As I am still young, I am still immature and decisive in choosing a job, and lack confidence in my future ca...
mrmt00 Embedded System
SPI, I2C, UART, I2S, GPIO, SDIO, CAN, can you tell them apart?
Bus, bus, I always get stuck in it. The signals in this world are all the same, but there are tens of thousands of buses, which is a headache.In general, there are three types of buses: internal bus, ...
fish001 Microcontroller MCU
Violently dismantling the roommate's power bank
[align=left]The day before yesterday, I went to borrow something from my roommate and found that he had an unused power bank. After asking, I found out that the 2A charging port was unusable. I took i...
二白啊啊 Making friends through disassembly
Points consultation
Low frequency digital signal integration problem. At low frequencies, since the integration object is a discrete sine wave, the harmonic component is very large. How can I effectively integrate the fu...
eeleader Industrial Control Electronics
The process of WEBENCH design + 3.3V to 5V boost circuit design
I hope to find a power supply design that converts +3.3V to 5V and occupies a relatively small board area. Open WEBENCH, select power supply design, and enter the design parameters.Click to display th...
闲云潭影 Analogue and Mixed Signal

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1991  577  1047  2322  3  41  12  22  47  1 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号