EEWORLDEEWORLDEEWORLD

Part Number

Search

531NC684M000DGR

Description
LVDS Output Clock Oscillator, 684MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531NC684M000DGR Overview

LVDS Output Clock Oscillator, 684MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531NC684M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency684 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
[Weixue RP2040 dual-core development board] Detailed use of LCD
1. Hardware: The most playable peripheral of this development board is the round screen. The driver chip of the round screen of the development board is GC9A01A. The screen does not have a touch scree...
jinyi7016 Mobile and portable
Sharing of three-phase rectifier circuit experiment based on HIL+RCP
What I want to share with you today is a circuit experiment of simulating three-phase rectification using the model file of Senmu Leishi EasyGO Netbox. First, open Desksim software and load the model ...
smls_小森 Test/Measurement
Recommend a domestic single-chip microcomputer development board CH32V307
There are not many MCUs with high-speed USB PHY at home and abroad. Although ST and NXP have some, their prices are relatively high now. Qinheng has launched a RISC-V with a high-speed USB interface, ...
littleshrimp Domestic Chip Exchange
[Renesas CPK-RA6M4 development board] Show off my prizes
【Thanks】November 23 Renesas Electronics Live Broadcast - Questionnaire Section https://bbs.eeworld.com.cn/thread-1226312-1-1.html I received a development board and two books. I would like to express ...
lugl4313820 Renesas Electronics MCUs
【Renesas CPK-RA2L1 Development Board】Review - 4: Adding the BSP of the CPK Evaluation Board to the FSP
[i=s]This post was last edited by MianQi on 2022-12-3 15:00[/i]References: "Adding the BSP for the CPK Evaluation Board to the FSP" and "Renesas RA2L1 Development Practice Guide". There were many prob...
MianQi Renesas Electronics MCUs
[Weixue RP2040 dual-core development board] WSL+Ubuntu C development environment experience
Prepare Based on the following environment Ubuntu 20.04.4 LTS WSL2 VSCODE You can search online for the installation of the above environment, so I won’t go into details.Install C/C++ Compiler Environ...
qinyunti Mobile and portable

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1337  62  2571  2505  875  27  2  52  51  18 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号