EEWORLDEEWORLDEEWORLD

Part Number

Search

531AC399M000DG

Description
LVPECL Output Clock Oscillator, 399MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531AC399M000DG Overview

LVPECL Output Clock Oscillator, 399MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531AC399M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency399 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
ASML claims Chinese companies may infringe copyright, Chinese companies respond: key technologies are completely self-developed
On February 9, local time, Dutch lithography giant ASML announced in its 2021 financial report that Chinese company Dong Fang JingYuan Electron (DFJY) was actively selling products in China that could...
赵玉田 Talking
I would like to ask a question about the wireless signal strength test
Suppose I have two wireless modules, both with a frequency of 433MHz, one sending data packets and the other receiving data packets, which are defined as module A and module B respectively. Now I want...
xueyongchao8805 RF/Wirelessly
uPyCraft, a dedicated IDE for micropython, is released
uPyCraft Software Introduction uPyCraft is an IDE designed specifically for micropython, supporting Windows XP, Windows 7, Windows 8, Windows 10 series operating systems, MAC OSX 10.11 and above opera...
Chocho MicroPython Open Source section
Regarding the virtual network card problem, please advise
1. What is the flow of audio data in the MSVAD example? (In the simple example) 2. What is the interaction between the virtual network card and the real network card? (Compared to a USB or Bluetooth a...
xiaohei85 Embedded System
NVIDIA adopts Tensilica's Xtensa HiFi 2 audio engine
Tensilica Corporation has announced that the Xtensa HiFi 2 audio engine is driving high-quality 24-bit audio processing in NVIDIA's recently introduced GoForce 5500 handheld graphics processing unit (...
lorant Mobile and portable
There is an FPGA problem that needs to be solved by a part-time FPGA expert
Looking for part-time FPGA personnel in Guangzhou. I have an FPGA problem that needs to be solved by an expert for a fee.Hardware: FPGA model is EP1C3T144C8N, SDRAM is HY57V641620Question: The SDRAM c...
wqlcd_911 FPGA/CPLD

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1768  2282  662  2044  363  36  46  14  42  8 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号