EEWORLDEEWORLDEEWORLD

Part Number

Search

531SB1255M00DGR

Description
LVDS Output Clock Oscillator, 1255MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531SB1255M00DGR Overview

LVDS Output Clock Oscillator, 1255MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531SB1255M00DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency1255 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
sunplus 8202S single chip DVD/SD/USB image
[i=s]This post was last edited by jameswangsynnex on 2015-3-3 19:57[/i] I also found the picture of sunplus 8202S single-chip car DVD/SD/USB on the Internet and share it with you....
sqc1020 Mobile and portable
Help: ce6.0 burning problem
Hardware platform: s6410. I used the DNW provided on the hardware. When the system started, I pressed the spacebar to jump into the bootloader settings. After everything was set, I selected U to burn ...
you168you Embedded System
EEWORLD University ---- [Open Source Sao Ke] FPGA-based SDRAM controller design (SDRAM Season 1)
[Open Source Saoker] FPGA-based SDRAM Controller Design (SDRAM Season 1) : https://training.eeworld.com.cn/course/5478 This course is provided by the Open Source Saoke team and is the first season of ...
OpenSoc FPGA/CPLD
Windows CE Power Management
Power ManagementWindows CE is typically a battery-powered system. This makes it critical to operate the system correctly. Most of the time, applications do not need to be concerned about the power con...
zbz0529 Power technology
MP3 board redesigned PCB diagram
It is made of VS1003 +CH375+MEGA64 (MEGA128), which can play both USB and SD card MP3. The schematic diagram will be posted later. [align=right][color=#000066][This post has been edited by okarm on 20...
asppas PCB Design
Watchdog question
STM32F101C8T6 chip, when the watchdog is not turned on, the JLINK emulator simulation has been normal, but today after adding the watchdog (IWDG), after the first program download, the watchdog is run...
lamborghini stm32/stm8

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1605  304  524  2594  2129  33  7  11  53  43 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号