EEWORLDEEWORLDEEWORLD

Part Number

Search

530DC805M000DG

Description
CMOS/TTL Output Clock Oscillator, 805MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530DC805M000DG Overview

CMOS/TTL Output Clock Oscillator, 805MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530DC805M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency805 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Thinkpad Advanced Docking Station 40A80045CN Disassembly & Minor Modification (1)
[i=s]This post was last edited by tianshuihu on 2019-3-6 23:36[/i] [font=微软雅黑][size=5]Foreword[/size][/font] [font=宋体][size=4]I have recently used a laptop (model T460P) for project debugging. Althoug...
tianshuihu Making friends through disassembly
求助:pm25lv512 ic問題
[i=s]This post was last edited by jameswangsynnex on 2015-3-3 20:03[/i]...
eeprom Mobile and portable
Protel four-layer board and inner layer segmentation introductory tutorial
This tutorial will explain in detail the design process of the four-layer board of Protel 99SE, as well as the use of internal electrical layer segmentation....
yonghuang PCB Design
In 89C51, is it possible to use timer 0 to do three times of timing and then load the initial value?
Can I use timer 0 to do three times of timing in the remote control decoding program and then load the initial value? Do I need to set it on and off for the first time? IR_IN: MOV R0,#IRCOM I1: JNB IR...
qinyi Embedded System
XDS510 emulator driver
My computer is WIN7 64-bit, and the driver of the XDS510 emulator has not been installed. Does anyone have any solution? Thank you~...
spk77311 DSP and ARM Processors
[Hangzhou Binjiang] Recruiting one embedded software engineer and one FPGA/chip engineer
Due to the development needs of the department, we need to recruit one embedded software engineer and one FPGA/chip engineer. The work location is Binjiang District, Hangzhou. The salary is negotiable...
open82977352 Talking about work

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2005  546  1822  1949  319  41  11  37  40  7 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号