K4T1G044QQ
K4T1G084QQ
K4T1G164QQ
DDR2 SDRAM
1Gb Q-die DDR2 SDRAM Specification
60FBGA & 84FBGA with Lead-Free & Halogen-Free
(RoHS compliant)
INFORMATION IN THIS DOCUMENT IS PROVIDED IN RELATION TO SAMSUNG PRODUCTS,
AND IS SUBJECT TO CHANGE WITHOUT NOTICE. NOTHING IN THIS DOCUMENT SHALL BE
CONSTRUED AS GRANTING ANY LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHER-
WISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IN SAMSUNG PRODUCTS OR TECHNOL-
OGY. ALL INFORMATION IN THIS DOCUMENT IS PROVIDED ON AS "AS IS" BASIS WITHOUT
GUARANTEE OR WARRANTY OF ANY KIND.
1. For updates or additional information about Samsung products, contact your nearest Samsung office.
2. Samsung products are not intended for use in life support, critical care, medical, safety equipment, or similar
applications where Product failure could result in loss of life or personal or physical harm, or any military or
defense application, or any governmental procurement to which special terms or provisions may apply.
* Samsung Electronics reserves the right to change products or specification without notice.
1 of 45
Rev. 1.2 December 2008
K4T1G044QQ
K4T1G084QQ
K4T1G164QQ
DDR2 SDRAM
Table of Contents
1.0 Ordering Information ................................................................................................................... 4
2.0 Key Features ................................................................................................................................ 4
3.0 Package Pinout/Mechanical Dimension & Addressing ............................................................ 5
....................................................................... 5
3.2 x8 package pinout (Top View) : 60ball FBGA Package
....................................................................... 6
3.3 x16 package pinout (Top View) : 84ball FBGA Package
..................................................................... 7
3.4 FBGA Package Dimension (x4/x8)
.................................................................................................. 8
3.5 FBGA Package Dimension (x16)
..................................................................................................... 9
4.0 Input/Output Functional Description ....................................................................................... 10
5.0 DDR2 SDRAM Addressing ........................................................................................................ 11
6.0 Absolute Maximum DC Ratings ................................................................................................ 12
7.0 AC & DC Operating Conditions ................................................................................................ 12
7.1 Recommended DC Operating Conditions (SSTL - 1.8)
..................................................................... 12
3.1 x4 package pinout (Top View) : 60ball FBGA Package
................................................................................................ 13
7.3 Input DC Logic Level
................................................................................................................... 13
7.4 Input AC Logic Level
.................................................................................................................. 13
7.5 AC Input Test Conditions
............................................................................................................ 13
7.6 Differential input AC logic Level
................................................................................................... 14
7.7 Differential AC output parameters
................................................................................................ 14
8.0 ODT DC electrical characteristics ............................................................................................ 14
9.0 OCD default characteristics ...................................................................................................... 15
10.0 IDD Specification Parameters and Test Conditions ............................................................. 16
7.2 Operating Temperature Condition
11.0 DDR2 SDRAM IDD Spec Table ................................................................................................ 18
12.0 Input/Output capacitance ........................................................................................................ 19
13.0 Electrical Characteristics & AC Timing for DDR2-800/667.................................................... 19
13.1 Refresh Parameters by Device Density
........................................................................................ 19
13.2 Speed Bins and CL, tRCD, tRP, tRC and tRAS for Corresponding Bin
............................................. 19
13.3 Timing parameters by speed grade
.............................................................................................. 20
14.0 General notes, which may apply for all AC parameters ....................................................... 22
15.0 Specific Notes for dedicated AC parameters ........................................................................ 24
2 of 45
Rev. 1.2 December 2008
K4T1G044QQ
K4T1G084QQ
K4T1G164QQ
DDR2 SDRAM
Year
2007
2007
2007
2008
2008
2008
- Initial Release
- Typo Correction
- Typo Correction
- Typo Correction
- Updated AC timing table with the JEDEC update(JESD79-2E)
- Updated AC/DC operating condition with the JEDEC update(JESD79-2E)
History
Revision History
Revision
1.0
1.01
1.02
1.03
1.1
1.2
Month
September
November
December
February
July
December
3 of 45
Rev. 1.2 December 2008
K4T1G044QQ
K4T1G084QQ
K4T1G164QQ
1.0 Ordering Information
Org.
256Mx4
128Mx8
64Mx16
DDR2-800 5-5-5
K4T1G044QQ-HC(L)E7
K4T1G084QQ-HC(L)E7
K4T1G164QQ-HC(L)E7
DDR2-800 6-6-6
K4T1G044QQ-HC(L)F7
K4T1G084QQ-HC(L)F7
K4T1G164QQ-HC(L)F7
DDR2-667 5-5-5
DDR2 SDRAM
Package
60 FBGA
60 FBGA
84 FBGA
K4T1G044QQ-HC(L)E6
K4T1G084QQ-HC(L)E6
K4T1G164QQ-HC(L)E6
Note :
1. Speed bin is in order of CL-tRCD-tRP.
2. RoHS Compliant.
3. “H” of Part number(12th digit) stands for Lead-Free, Halogen-Free, and RoHS compliant products.
2.0 Key Features
Speed
CAS Latency
tRCD(min)
tRP(min)
tRC(min)
DDR2-800 5-5-5
5
12.5
12.5
57.5
DDR2-800 6-6-6
6
15
15
60
DDR2-667 5-5-5
5
15
15
60
Units
tCK
ns
ns
ns
• JEDEC standard V
DD
= 1.8V ± 0.1V Power Supply
• V
DDQ
= 1.8V ± 0.1V
• 333MHz f
CK
for 667Mb/sec/pin, 400MHz f
CK
for 800Mb/sec/
pin
• 8 Banks
• Posted CAS
• Programmable CAS Latency: 3, 4, 5, 6
• Programmable Additive Latency: 0, 1, 2, 3, 4, 5
• Write Latency(WL) = Read Latency(RL) -1
• Burst Length: 4 , 8(Interleave/nibble sequential)
• Programmable Sequential / Interleave Burst Mode
• Bi-directional Differential Data-Strobe (Single-ended data-
strobe is an optional feature)
• Off-Chip Driver(OCD) Impedance Adjustment
• On Die Termination
• Special Function Support
- 50ohm ODT
- High Temperature Self-Refresh rate enable
• Average Refresh Period 7.8us at lower than T
CASE
85°C,
3.9us at 85°C < T
CASE
< 95
°C
• All of products are Lead-Free, Halogen-Free, and RoHS
compliant
The 1Gb DDR2 SDRAM is organized as a 32Mbit x 4 I/Os x
8banks, 16Mbit x 8 I/Os x 8banks or 8Mbit x 16 I/Os x 8 banks
device. This synchronous device achieves high speed double-
data-rate transfer rates of up to 800Mb/sec/pin (DDR2-800) for
general applications.
The chip is designed to comply with the following key DDR2
SDRAM features such as posted CAS with additive latency, write
latency = read latency - 1, Off-Chip Driver(OCD) impedance
adjustment and On Die Termination.
All of the control and address inputs are synchronized with a pair
of externally supplied differential clocks. Inputs are latched at the
crosspoint of differential clocks (CK rising and CK falling). All I/Os
are synchronized with a pair of bidirectional strobes (DQS and
DQS) in a source synchronous fashion. The address bus is used
to convey row, column, and bank address information in a RAS/
CAS multiplexing style. For example, 1Gb(x8) device receive 14/
10/3 addressing.
The 1Gb DDR2 device operates with a single 1.8V ± 0.1V power
supply and 1.8V ± 0.1V V
DDQ
.
The 1Gb DDR2 device is available in 60ball FBGAs(x4/x8) and in
84ball FBGAs(x16).
Note : The functionality described and the timing specifications included in
his data sheet are for the DLL Enabled mode of operation.
Note : This data sheet is an abstract of full DDR2 specification and does not cover the common features which are described in “DDR2 SDRAM Device
Operation & Timing Diagram”.
4 of 45
Rev. 1.2 December 2008
K4T1G044QQ
K4T1G084QQ
K4T1G164QQ
3.0 Package Pinout/Mechanical Dimension & Addressing
3.1 x4 package pinout (Top View) : 60ball FBGA Package
1
2
3
4
5
6
7
8
9
DDR2 SDRAM
A
B
C
D
E
F
G
H
J
K
L
V
DD
NC
V
DDQ
NC
V
DDL
BA2
V
SS
V
DD
NC
V
SSQ
DQ1
V
SSQ
V
REF
CKE
BA0
A10/AP
A3
A7
A12
V
SS
DM
V
DDQ
DQ3
V
SS
WE
BA1
A1
A5
A9
NC
V
SSQ
DQS
V
DDQ
DQ2
V
SSDL
RAS
CAS
A2
A6
A11
NC
DQS
V
SSQ
DQ0
V
SSQ
CK
CK
CS
A0
A4
A8
A13
V
DDQ
NC
V
DDQ
NC
V
DD
ODT0
V
DD
V
SS
Note : V
DDL
and V
SSDL
are power and ground for the DLL. It is recommended that they be isolated on the device from V
DD
,
V
DDQ
, V
SS
, and V
SSQ
.
1
2
3
4
5
6
7
8
9
Ball Locations (x4)
A
B
C
Populated ball
Ball not populated
D
E
F
G
H
Top view
(See the balls through the package)
J
K
L
5 of 45
Rev. 1.2 December 2008