EEWORLDEEWORLDEEWORLD

Part Number

Search

QL8150--8PQN208I

Description
FPGA, 640 CLBS, 188946 GATES, PQFP208, 28 X 28 MM, 3.35 MM HEIGHT, 0.50 MM PITCH, MS-029, LEAD FREE, PLASTIC, QFP-208
CategoryProgrammable logic devices    Programmable logic   
File Size1MB,96 Pages
ManufacturerQuickLogic Corporation
Websitehttps://www.quicklogic.com
Environmental Compliance  
Download Datasheet Parametric View All

QL8150--8PQN208I Overview

FPGA, 640 CLBS, 188946 GATES, PQFP208, 28 X 28 MM, 3.35 MM HEIGHT, 0.50 MM PITCH, MS-029, LEAD FREE, PLASTIC, QFP-208

QL8150--8PQN208I Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerQuickLogic Corporation
Parts packaging codeQFP
package instructionFQFP,
Contacts208
Reach Compliance Codecompliant
Combined latency of CLB-Max1.2348 ns
JESD-30 codeS-PQFP-G208
JESD-609 codee2
length28 mm
Humidity sensitivity level3
Configurable number of logic blocks640
Equivalent number of gates188946
Number of terminals208
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize640 CLBS, 188946 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeFQFP
Package shapeSQUARE
Package formFLATPACK, FINE PITCH
Peak Reflow Temperature (Celsius)245
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height4.1 mm
Maximum supply voltage1.89 V
Minimum supply voltage1.71 V
Nominal supply voltage1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTIN COPPER
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature40
width28 mm
Eclipse II Family Data Sheet
• • • • • •
Ultra-Low Power FPGA Combining Performance, Density, and
Embedded RAM
Device Highlights
Flexible Programmable Logic
• As low as 14 µA standby current
• 0.18 µm, six layer metal CMOS process
• 1.8 V VCC, 1.8/2.5/3.3 V drive capable I/O
• Up to 4,002 dedicated flip-flops
• Up to 55.3 K embedded SRAM bits
• Up to 310 I/O
• Up to 335 user available pins
• Up to 320 K system gates
• IEEE 1149.1 boundary scan testing compliant
Advanced Clock Network
• Multiple dedicated low skew clock networks
• High drive input-only networks
• Quadrant-based segmentable clock networks
• User programmable Phase Locked Loops (PLL)
Embedded Computational Units
(ECUs)
Hardwired DSP building blocks with integrated
Multiply, Add, and Accumulate functions.
Security Features
The QuickLogic products come with secure
ViaLink® technology that protects intellectual
property from design theft and reverse engineering.
No external configuration memory needed;
instant-on at power-up.
Figure 1: Eclipse II Block Diagram
PLL
Embedded RAM Blocks
Embeded Computational Units
PLL
Embedded Dual Port SRAM
• Up to twenty-four 2,304 bit dual port high
performance SRAM blocks
• RAM/ROM/FIFO wizard for automatic
configuration
• Configurable and cascadable aspect ratio
Programmable I/O
• High performance I/O cell
• Programmable slew rate control
• Programmable I/O standards:
LVTTL, LVCMOS, LVCMOS18, PCI, GTL+,
SSTL2, and SSTL3
Independent I/O banks capable of supporting
multiple standards in one device
I/O register configurations: Input, Output,
Output Enable (OE)
PLL
Fabric
Embedded RAM Blocks
PLL
© 2007 QuickLogic Corporation
www.quicklogic.com
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2704  716  559  2050  344  55  15  12  42  7 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号