EEWORLDEEWORLDEEWORLD

Part Number

Search

BUS-65163-290

Description
Mil-Std-1553 Controller, 2 Channel(s), CMOS, CDFP70, FLATPACK-70
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size361KB,40 Pages
ManufacturerData Device Corporation
Download Datasheet Parametric View All

BUS-65163-290 Overview

Mil-Std-1553 Controller, 2 Channel(s), CMOS, CDFP70, FLATPACK-70

BUS-65163-290 Parametric

Parameter NameAttribute value
MakerData Device Corporation
package instructionQFF,
Reach Compliance Codecompliant
Other featuresLG-MAX; WD-MAX
Address bus width14
boundary scanNO
letter of agreementMIL-STD-1553B; MIL-STD-1760
Data encoding/decoding methodsBIPH-LEVEL(MANCHESTER)
External data bus width16
JESD-30 codeR-CDFP-F70
length48.26 mm
low power modeYES
Number of serial I/Os2
Number of terminals70
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQFF
Package shapeRECTANGULAR
Package formFLATPACK
Maximum seat height5.46 mm
Maximum supply voltage5.5 V
Minimum supply voltage4.5 V
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formFLAT
Terminal pitch1.27 mm
Terminal locationDUAL
width25.4 mm
uPs/uCs/peripheral integrated circuit typeSERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553
BUS-65153
Make sure the next
Card you purchase
has...
®
MIL-STD-1553B, NOTICE 2 AND
MIL-STD-1760B SMALL TERMINAL
INTERFACE CIRCUIT “STIC”
FEATURES
Supports MIL-STD-1553B Notice 2 and
MIL-STD-1760 Stores Management
Complete Intergrated Remote
Terminal Including:
•Dual
Low-Power Transceiver
•Complete
RT Protocol Logic
Small, 70-Pin Ceramic Package
Choice of 5V or 3.3V Logic Power
Meets 1553A/McAir Response Time
Requirements
Selectable 8/16-bit DMA Interface
DESCRIPTION
The BUS-65153 is a complete, dual redundant MIL-STD-1553B
Remote Terminal. Packaged in a 1.9" x 1.0" x 0.2", 70-pin ceramic
package, the BUS-65153 provides the transmitter voltage level
required by MIL-STD-1760. Also in support of MIL-STD-1760, the RT
address inputs are latchable.
The BUS-65153 contains two low power transceivers and a DDC custom
designed chip. This chip includes dual encoder/decoder, RT protocol logic, tri-
state data buffers, and DMA transfer control logic.The BUS-65153 supports all
13 dual redundant mode codes, any combination of which may be illegalized
by an external PROM, PLD, or RAM device.
Parallel data transfers are accomplished via a DMA type interface. Both 8-bit
and 16-bit transfers are supported.
The BUS-65153 can be easily interfaced to most CPU's. In addition,
the BUS-65153 can interface directly to minimum complexity subsys-
tems such as switches, D/A converters, etc.
The address bus and transfer control signals may be configured for either two-
state or three-state operation.Use of the three-state address mode reduces the
number of external components required for a DMA processor interface.
The input clock frequency is user selectable for either 12 or 16 MHz. In the
12 MHz mode, the decoder operates at 24 MHz, providing superior word error
rate and zero crossing distortion tolerance. The Busy, Service Request, and
Subsystem Flag RT Status Word bits are provided as discrete pins, allowing for
easy access by the subsystem.
Various message timing and error flag indicators are provided to facil-
itate the subsystem interface.
Optional Tri-State Address Bus and
Transfer Control Signals
Direct Interface to Simple Systems
Selectable Input Clock, 12 or 16 MHz
MIL-PRF-38535 Processing Available
FOR MORE INFORMATION CONTACT:
Data Device Corporation
105 Wilbur Place
Bohemia, New York 11716
631-567-5600 Fax: 631-567-7358
www.ddc-web.com
Technical Support:
1-800-DDC-5757 ext. 7771
©
2000 Data Device Corporation
How should this problem be calculated?
There is a 500VA control transformer, with a high voltage side of 380V and a low voltage side of 127V. The load is a 60W inductive load, and the power factor is 0.5. Calculate the primary and secondar...
eeleader Industrial Control Electronics
Huawei_Large-Scale Logic Design Guide.rar
Huawei_Large-Scale Logic Design Guide.rar...
雷北城 FPGA/CPLD
DSP output image data problem
[color=#000000][font=宋体][size=10.5pt][font=Tahoma][size=10.5pt]I am a novice, hope you can help me solve the following problem, thank you! [/size][/font][/size][/font][/color] [color=#000000][font=宋体]...
静若幽兰 DSP and ARM Processors
The year is over, the happy days are over
Last night, the fireworks that went off one after another looked like the "last madness". The fifteenth day of the first lunar month is over, and according to the Chinese, the Chinese New Year is offi...
向农 Talking about work
What will the power supply be this year? 50 ohm 2A 200W? ?
[i=s]This post was last edited by paulhyde on 2014-9-15 03:18[/i] [align=left][b][font=Times New Roman]1. [/font][/b][b]Basic instrument list[/b][/align][align=left][font=Times New Roman]60MHz[/font]d...
tony92 Electronics Design Contest
The variable placement space in MSP430 is up to you
How to set the safe location of variables when defining global variables in MSP430 __no_init unsigned char test @0x0440 ; unsigned char test is a user-defined variable, and @0x0440 is the space for pl...
kingheimer Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1926  453  1867  655  1840  39  10  38  14  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号