EEWORLDEEWORLDEEWORLD

Part Number

Search

V58C2256804SHUD6I

Description
DDR DRAM, 32MX8, CMOS, PDSO66, 0.400 INCH, PLASTIC, MS-024FC, TSOP2-66
Categorystorage    storage   
File Size1MB,60 Pages
ManufacturerProMOS Technologies Inc
Download Datasheet Parametric View All

V58C2256804SHUD6I Overview

DDR DRAM, 32MX8, CMOS, PDSO66, 0.400 INCH, PLASTIC, MS-024FC, TSOP2-66

V58C2256804SHUD6I Parametric

Parameter NameAttribute value
MakerProMOS Technologies Inc
Parts packaging codeTSSOP2
package instruction0.400 INCH, PLASTIC, MS-024FC, TSOP2-66
Contacts66
Reach Compliance Codecompliant
ECCN codeEAR99
access modeFOUR BANK PAGE BURST
Other featuresAUTO/SELF REFRESH
JESD-30 codeR-PDSO-G66
length22.22 mm
memory density268435456 bit
Memory IC TypeDDR DRAM
memory width8
Number of functions1
Number of ports1
Number of terminals66
word count33554432 words
character code32000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize32MX8
Package body materialPLASTIC/EPOXY
encapsulated codeTSOP2
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE
Certification statusNot Qualified
Maximum seat height1.2 mm
self refreshYES
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationDUAL
width10.16 mm
V58C2256(804/404/164)SH
HIGH PERFORMANCE 256 Mbit DDR SDRAM
4 BANKS X 8Mbit X 8 (804)
4 BANKS X 4Mbit X 16 (164)
4 BANKS X 16Mbit X 4 (404)
4
DDR500
Clock Cycle Time (t
CK2
)
Clock Cycle Time (t
CK2.5
)
Clock Cycle Time (t
CK3
)
System Frequency (f
CK max
)
5ns
5ns
4ns
250 MHz
5
DDR400
7.5ns
6ns
5ns
200 MHz
6
DDR333
7.5ns
6ns
6ns
166 MHz
Features
-
-
-
-
-
-
Description
The V58C2256(804/404/164)SH is a four bank DDR
DRAM organized as 4 banks x 8Mbit x 8 (804), 4 banks x
4Mbit x 16 (164), or 4 banks x 16Mbit x 4 (404). The
V58C2256(804/404/164)SH achieves high speed data
transfer rates by employing a chip architecture that
prefetches multiple bits and then synchronizes the out-
put data to a system clock.
All of the control, address, circuits are synchronized
with the positive edge of an externally supplied clock.
I/O transactions are occurring on both edges of DQS.
Operating the four memory banks in an interleaved
fashion allows random access operation to occur at a
higher rate than is possible with standard DRAMs. A
sequential and gapless data rate is possible depending
on burst length, CAS latency and speed grade of the
device.
-
-
-
-
-
-
-
-
-
-
-
-
-
High speed data transfer rates with system
frequency up to 250 MHz
Data Mask for Write Control
Four Banks controlled by BA0 & BA1
Programmable CAS Latency: 2, 2.5, 3
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length:
2, 4, 8 for Sequential Type
2, 4, 8 for Interleave Type
Automatic and Controlled Precharge Command
Power Down Mode
Auto Refresh and Self Refresh
Refresh Interval: 8192 cycles/64 ms
Available in 66-pin 400 mil TSOP or 60 Ball FBGA
SSTL-2 Compatible I/Os
Double Data Rate (DDR)
Bidirectional Data Strobe (DQS) for input and output
data, active on both edges
On-Chip DLL aligns DQ and DQs transitions with CK
transitions
Differential clock inputs CK and CK
Power Supply 2.5V ± 0.2V for all products
tRAS lockout supported
Concurrent auto precharge option is supported
Device Usage Chart
Operating
Temperature
Range
0°C to 70°C
-40°C to 85°C
Package Outline
JEDEC 66 TSOP II
60 FBGA
CK Cycle Time (ns)
-4
Power
Std.
-5
-6
L
Temperature
Mark
Blank
I
V58C2256(804/404/164)SH Rev.1.1 July 2010
1
Assembly Manual for TMS320F28035
Where can I find the assembly manual for TMS320F28035?...
l0700830216 Microcontroller MCU
When drawing a schematic library, should the crosshair cursor on the pin be facing the component or outward?
As shown in the picture, the reference book says that this cursor has an electrical effect and should be pointed at the components, but when I compare it with the schematic diagram, it seems to be the...
面纱如雾 PCB Design
How to solve RaiseException
Hello everyone: My platform is based on WINCE5.0 with WIFI with CF. Once the wireless network card is connected to the network, I open Explorer and the following error message does not appear. If you ...
5586 Embedded System
How to connect the peripheral circuit of epf10k10lc84-4?
Has anyone used epf10k10lc84-4? How to connect its peripheral basic circuit? If anyone knows, please provide some information. I would be very grateful~~~~~~~~...
open82977352 FPGA/CPLD
During online debugging, why does the program stop at 3F806D 6F00 SB 0,UNC?
I want to use 2812 to realize a simple four-channel AD conversion. The main program is written as follows. However, when debugging online, it stops as soon as it runs to 3F806D. The four channels a1, ...
zjufiber DSP and ARM Processors
At89S52 drives Ra8835 320X240 LCD
When I use the AT89S52 microcontroller to drive the Ra8835 320X240 LCD, I can't display the screen with the following program. Can an expert help me find out what's going on?...
stjyahen 51mcu

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 438  334  1494  290  1024  9  7  31  6  21 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号