EEWORLDEEWORLDEEWORLD

Part Number

Search

C315C470G2G5CA

Description
Ceramic Capacitor, Multilayer, Ceramic, 200V, 2% +Tol, 2% -Tol, C0G, 30ppm/Cel TC, 0.000047uF, Through Hole Mount, 1510, RADIAL LEADED
CategoryPassive components    capacitor   
File Size931KB,16 Pages
ManufacturerKEMET
Websitehttp://www.kemet.com
Environmental Compliance  
Download Datasheet Parametric View All

C315C470G2G5CA Overview

Ceramic Capacitor, Multilayer, Ceramic, 200V, 2% +Tol, 2% -Tol, C0G, 30ppm/Cel TC, 0.000047uF, Through Hole Mount, 1510, RADIAL LEADED

C315C470G2G5CA Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerKEMET
package instruction, 1510
Reach Compliance Codenot_compliant
ECCN codeEAR99
capacitance0.000047 µF
Capacitor typeCERAMIC CAPACITOR
dielectric materialsCERAMIC
high5.33 mm
JESD-609 codee3
length3.81 mm
Installation featuresTHROUGH HOLE MOUNT
multi-layerYes
negative tolerance2%
Number of terminals2
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package shapeRECTANGULAR PACKAGE
Package formRadial
method of packingBULK
positive tolerance2%
Rated (DC) voltage (URdc)200 V
seriesC31(C0G,200V,G TOL)
size code1510
surface mountNO
Temperature characteristic codeC0G
Temperature Coefficient-/+30ppm/Cel ppm/°C
Terminal surfaceMatte Tin (Sn) - with Nickel (Ni) barrier
Terminal pitch2.54 mm
Terminal shapeWIRE
width2.54 mm
MULTILAYER CERAMIC CAPACITORS/AXIAL
& RADIAL LEADED
Multilayer ceramic capacitors are available in a
variety of physical sizes and configurations, including
leaded devices and surface mounted chips. Leaded
styles include molded and conformally coated parts
with axial and radial leads. However, the basic
capacitor element is similar for all styles. It is called a
chip and consists of formulated dielectric materials
which have been cast into thin layers, interspersed
with metal electrodes alternately exposed on opposite
edges of the laminated structure. The entire structure is
fired at high temperature to produce a monolithic
block which provides high capacitance values in a
small physical volume. After firing, conductive
terminations are applied to opposite ends of the chip to
make contact with the exposed electrodes.
Termination materials and methods vary depending on
the intended use.
TEMPERATURE CHARACTERISTICS
Ceramic dielectric materials can be formulated with
Class III:
General purpose capacitors, suitable
a wide range of characteristics. The EIA standard for
for by-pass coupling or other applications in which
ceramic dielectric capacitors (RS-198) divides ceramic
dielectric losses, high insulation resistance and
dielectrics into the following classes:
stability of capacitance characteristics are of little or
no importance. Class III capacitors are similar to Class
Class I:
Temperature compensating capacitors,
II capacitors except for temperature characteristics,
suitable for resonant circuit application or other appli-
which are greater than ± 15%. Class III capacitors
cations where high Q and stability of capacitance char-
have the highest volumetric efficiency and poorest
acteristics are required. Class I capacitors have
stability of any type.
predictable temperature coefficients and are not
affected by voltage, frequency or time. They are made
KEMET leaded ceramic capacitors are offered in
from materials which are not ferro-electric, yielding
the three most popular temperature characteristics:
superior stability but low volumetric efficiency. Class I
C0G:
Class I, with a temperature coefficient of 0 ±
capacitors are the most stable type available, but have
30 ppm per degree C over an operating
the lowest volumetric efficiency.
temperature range of - 55°C to + 125°C (Also
known as “NP0”).
Class II:
Stable capacitors, suitable for bypass
X7R:
Class II, with a maximum capacitance
or coupling applications or frequency discriminating
change of ± 15% over an operating temperature
circuits where Q and stability of capacitance char-
range of - 55°C to + 125°C.
acteristics are not of major importance. Class II
Z5U:
Class III, with a maximum capacitance
capacitors have temperature characteristics of ± 15%
change of + 22% - 56% over an operating tem-
or less. They are made from materials which are
perature range of + 10°C to + 85°C.
ferro-electric, yielding higher volumetric efficiency but
less stability. Class II capacitors are affected by
Specified electrical limits for these three temperature
temperature, voltage, frequency and time.
characteristics are shown in Table 1.
SPECIFIED ELECTRICAL LIMITS
Parameter
Dissipation Factor: Measured at following conditions.
C0G – 1 kHz and 1 vrms if capacitance >1000pF
1 MHz and 1 vrms if capacitance 1000 pF
X7R – 1 kHz and 1 vrms* or if extended cap range 0.5 vrms
Z5U – 1 kHz and 0.5 vrms
Dielectric Stength: 2.5 times rated DC voltage.
Insulation Resistance (IR): At rated DC voltage,
whichever of the two is smaller
Temperature Characteristics: Range, °C
Capacitance Change without
DC voltage
* MHz and 1 vrms if capacitance
100 pF on military product.
Temperature Characteristics
C0G
X7R
2.5%
(3.5% @ 25V)
Z5U
0.10%
4.0%
Pass Subsequent IR Test
1,000 M
F
or 100 G
-55 to +125
0 ± 30 ppm/°C
1,000 M
F
or 100 G
-55 to +125
± 15%
1,000 M
or 10 G
F
+ 10 to +85
+22%,-56%
Table I
4
© KEMET Electronics Corporation, P.O. Box 5928, Greenville, S.C. 29606, (864) 963-6300
TI (Texas Instruments) senior sister answers questions from juniors
It's the time of year to look for a job again. This may be useful to you: I saw it from Xi'an Jiaotong University BBS, and I'm sharing it with you. However, this is the information of the 2009 campus ...
小瑞 Analogue and Mixed Signal
IR introduces three new 25V DirectFET MOSFETs
International Rectifier (IR) recently launched three new 25V DirectFET MOSFETs, including the IRF6622 control MOSFET, IRF6628 and IRF6629 synchronous MOSFETs, which are mainly used in embedded CPU pow...
fighting Industrial Control Electronics
If the P0.0 port of the STC51 microcontroller is connected to a high level and its output is set to low, can the external high level still be read?
I have seen the structure diagram of the 51 IO port, and I think that if the internal voltage is set to 0 first, then no matter what the external voltage level is, it will be pulled to a low level and...
gaosu0906 51mcu
【KW41 Design Contest】Part 2: Burning and testing the official SDK Bluetooth routines
[i=s] This post was last edited by zhaogong on 2017-6-21 00:29 Edit This article will briefly introduce my experience of learning and playing with the Bluetooth routines in the official SDK package. F...
zhaogong NXP MCU
ESD causes integrated circuit damage - foreign cases
Foreign Examples a. The MOS large-scale integrated circuits produced by Motorola, the microprocessor (CPU), were carefully observed and recorded during the 11 weeks of aging test. It was found that at...
ESD技术咨询 Industrial Control Electronics
How to add self-generated function library to winavr+avrstudio system?
How to add self-generated function library to winavr+avrstudio system? Now only function library is generated, for example: mylib.a, mylib.h. However, when adding the paths of these two files to the p...
SUNKE9 Microchip MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1962  1196  739  1877  2243  40  25  15  38  46 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号