EEWORLDEEWORLDEEWORLD

Part Number

Search

935300444118

Description
HC/UH SERIES, SYN POSITIVE EDGE TRIGGERED 4-BIT BIDIRECTIONAL BINARY COUNTER, PDSO16, 5.30 MM, PLASTIC, MO-150, SOT338-1, SSOP-16
Categorylogic    logic   
File Size194KB,29 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Download Datasheet Parametric Compare View All

935300444118 Overview

HC/UH SERIES, SYN POSITIVE EDGE TRIGGERED 4-BIT BIDIRECTIONAL BINARY COUNTER, PDSO16, 5.30 MM, PLASTIC, MO-150, SOT338-1, SSOP-16

935300444118 Parametric

Parameter NameAttribute value
MakerNXP
package instructionSSOP,
Reach Compliance Codeunknown
Counting directionBIDIRECTIONAL
seriesHC/UH
JESD-30 codeR-PDSO-G16
length6.2 mm
Load/preset inputYES
Logic integrated circuit typeBINARY COUNTER
Operating modeSYNCHRONOUS
Number of digits4
Number of functions1
Number of terminals16
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeSSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE, SHRINK PITCH
propagation delay (tpd)325 ns
Filter levelAEC-Q100
Maximum seat height2 mm
Maximum supply voltage (Vsup)6 V
Minimum supply voltage (Vsup)2 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationDUAL
Trigger typePOSITIVE EDGE
width5.3 mm
minfmax15 MHz
74HC193-Q100; 74HCT193-Q100
Presettable synchronous 4-bit binary up/down counter
Rev. 1 — 12 July 2013
Product data sheet
1. General description
The 74HC193-Q100; 74HCT193-Q100 is a 4-bit synchronous binary up/down counter.
Separate up/down clocks, CPU and CPD respectively, simplify operation. The outputs
change state synchronously with the LOW-to-HIGH transition of either clock input. If the
CPU clock is pulsed while CPD is held HIGH, the device counts up. If the CPD clock is
pulsed while CPU is held HIGH, the device counts down. Only one clock input can be held
HIGH at any time to guarantee predictable behavior. The device can be cleared at any
time by the asynchronous master reset input (MR). It may also be loaded in parallel by
activating the asynchronous parallel load input (PL). The terminal count up (TCU) and
terminal count down (TCD) outputs are normally HIGH. When the circuit has reached the
maximum count state of 15, the next HIGH-to-LOW transition of CPU causes TCU to go
LOW. TCU remains LOW until CPU goes HIGH again, duplicating the count up clock.
Likewise, the TCD output goes LOW when the circuit is in the zero state and the CPD
goes LOW. The terminal count outputs duplicate the clock waveforms and can be used as
the clock input signals to the next higher-order circuit in a multistage counter. Multistage
counters are not fully synchronous, since there is a slight delay time difference added for
each stage that is added. The counter may be preset by the asynchronous parallel load
capability of the circuit. Information on the parallel data inputs (D0 to D3), is loaded into
the counter. This information appears on the outputs (Q0 to Q3) regardless of the
conditions of the clock inputs when the parallel load (PL) input is LOW. A HIGH level on
the master reset (MR) input disables the parallel load gates. It overrides both clock inputs
and sets all outputs (Q0 to Q3) LOW. If one of the clock inputs is LOW during and after a
reset or load operation, the next LOW-to-HIGH transition of that clock is interpreted as a
legitimate signal and it is counted. Inputs include clamp diodes that enable the use of
current limiting resistors to interface inputs to voltages in excess of V
CC
.
This product has been qualified to the Automotive Electronics Council (AEC) standard
Q100 (Grade 1) and is suitable for use in automotive applications.
2. Features and benefits
Automotive product qualification in accordance with AEC-Q100 (Grade 1)
Specified from
40 C
to +85
C
and from
40 C
to +125
C
Input levels:
For 74HC193-Q100: CMOS level
For 74HCT193-Q100: TTL level
Synchronous reversible 4-bit binary counting
Asynchronous parallel load
Asynchronous reset
Expandable without external logic
Complies with JEDEC standard no. 7A

935300444118 Related Products

935300444118 935300449118
Description HC/UH SERIES, SYN POSITIVE EDGE TRIGGERED 4-BIT BIDIRECTIONAL BINARY COUNTER, PDSO16, 5.30 MM, PLASTIC, MO-150, SOT338-1, SSOP-16 HCT SERIES, SYN POSITIVE EDGE TRIGGERED 4-BIT BIDIRECTIONAL BINARY COUNTER, PDSO16, 5.30 MM, PLASTIC, MO-150, SOT338-1, SSOP-16
package instruction SSOP, SSOP,
Reach Compliance Code unknown unknow
Counting direction BIDIRECTIONAL BIDIRECTIONAL
series HC/UH HCT
JESD-30 code R-PDSO-G16 R-PDSO-G16
length 6.2 mm 6.2 mm
Load/preset input YES YES
Logic integrated circuit type BINARY COUNTER BINARY COUNTER
Operating mode SYNCHRONOUS SYNCHRONOUS
Number of digits 4 4
Number of functions 1 1
Number of terminals 16 16
Maximum operating temperature 125 °C 125 °C
Minimum operating temperature -40 °C -40 °C
Package body material PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code SSOP SSOP
Package shape RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE, SHRINK PITCH SMALL OUTLINE, SHRINK PITCH
propagation delay (tpd) 325 ns 65 ns
Filter level AEC-Q100 AEC-Q100
Maximum seat height 2 mm 2 mm
Maximum supply voltage (Vsup) 6 V 5.5 V
Minimum supply voltage (Vsup) 2 V 4.5 V
Nominal supply voltage (Vsup) 5 V 5 V
surface mount YES YES
technology CMOS CMOS
Temperature level AUTOMOTIVE AUTOMOTIVE
Terminal form GULL WING GULL WING
Terminal pitch 0.65 mm 0.65 mm
Terminal location DUAL DUAL
Trigger type POSITIVE EDGE POSITIVE EDGE
width 5.3 mm 5.3 mm
minfmax 15 MHz 13 MHz
Can a PDA be used as a server for network communication? Why can't I do it when I try?
I want to develop a program on a PDA to communicate with a PC, but I find that the PDA cannot be used as a server, only as a client. Why is this? The development tools I use are VS.NET 2003, POCKET PC...
xiaer82 Embedded System
The CAE package display of PADS9.5 is incorrect!
I just learned to use PADS9.5, and I couldn't find a 4-pin connector. It turned out that the CAE package display was wrong, as shown in the picture: Could you please tell me what's going on?...
fghdzb PCB Design
IDT sees booming Chinese semiconductor market as an important part of its strategy to accelerate packet processing development
IDT sees booming Chinese semiconductor market as an important part of its strategy to accelerate packet processing developmentIDT's products will promote the leapfrog development of China's telecommun...
fighting Analog electronics
How to convert an eight-bit binary number into a decimal number and output it using a seven-segment display decoder
As the title says, I would like some advice from experts. It would be better if you can provide the components or circuit diagrams used . Thanks in advance....
ahgcookie FPGA/CPLD
Wince can recognize the network card, but it cannot ping the development board from the desktop
My development board uses a CF card as the network card. In WinCE, it can be identified as a NE2000 network card, and the network card is also recognized in the network settings. However, when I ping ...
yushulei Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 959  1704  198  1027  276  20  35  4  21  6 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号