EEWORLDEEWORLDEEWORLD

Part Number

Search

IS46DR16640C-3DBLA1

Description
DDR DRAM, 64MX16, 0.45ns, CMOS, PBGA84, WBGA-84
Categorystorage    storage   
File Size985KB,49 Pages
ManufacturerIntegrated Silicon Solution ( ISSI )
Environmental Compliance
Download Datasheet Parametric View All

IS46DR16640C-3DBLA1 Online Shopping

Suppliers Part Number Price MOQ In stock  
IS46DR16640C-3DBLA1 - - View Buy Now

IS46DR16640C-3DBLA1 Overview

DDR DRAM, 64MX16, 0.45ns, CMOS, PBGA84, WBGA-84

IS46DR16640C-3DBLA1 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerIntegrated Silicon Solution ( ISSI )
package instructionTFBGA,
Reach Compliance Codecompliant
Factory Lead Time8 weeks
access modeMULTI BANK PAGE BURST
Maximum access time0.45 ns
Other featuresPROGRAMMABLE CAS LATENCY; AUTO/SELF REFRESH
JESD-30 codeR-PBGA-B84
JESD-609 codee1
length12.5 mm
memory density1073741824 bit
Memory IC TypeDDR DRAM
memory width16
Humidity sensitivity level3
Number of functions1
Number of ports1
Number of terminals84
word count67108864 words
character code64000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize64MX16
Package body materialPLASTIC/EPOXY
encapsulated codeTFBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Maximum seat height1.2 mm
self refreshYES
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width8 mm
IS43/46DR81280C
IS43/46DR16640C
128Mx8, 64Mx16 DDR2 DRAM
FEATURES
V
dd
= 1.8V ±0.1V, V
ddq
= 1.8V ±0.1V
JEDEC standard 1.8V I/O (SSTL_18-compatible)
Double data rate interface: two data transfers
per clock cycle
Differential data strobe (DQS,
DQS)
4-bit prefetch architecture
On chip DLL to align DQ and DQS transitions
with CK
8 internal banks for concurrent operation
Programmable CAS latency (CL) 3, 4, 5, 6 and 7
supported
Posted CAS and programmable additive latency
(AL) 0, 1, 2, 3, 4, 5 and 6 supported
WRITE latency = READ latency - 1 tCK
Programmable burst lengths: 4 or 8
Adjustable data-output drive strength, full and
reduced strength options
On-die termination (ODT)
DECEMBER 2017
DESCRIPTION
ISSI's 1Gb DDR2 SDRAM uses a double-data-rate
architecture to achieve high-speed operation. The
double-data rate architecture is essentially a 4n-prefetch
architecture, with an interface designed to transfer two
data words per clock cycle at the I/O balls.
ADDRESS TABLE
Parameter
Configuration
Refresh Count
Row Addressing
Column
Addressing
Bank Addressing
Precharge
Addressing
128M x 8
16M x 8 x 8
banks
8K/64ms
1K (A0-A9)
BA0 - BA2
A10
64M x 16
8M x 16 x 8
banks
8K/64ms
1K (A0-A9)
BA0 - BA2
A10
16K (A0-A13) 8K (A0-A12)
OPTIONS
Configuration(s):
128Mx8 (16Mx8x8 banks): IS43/46DR81280C
64Mx16 (8Mx16x8 banks): IS43/46DR16640C
Package:
x8: 60-ball BGA (8mm x 10.5mm)
x16: 84-ball WBGA (8mm x 12.5mm)
Timing – Cycle time
2.5ns @CL=5 DDR2-800D
2.5ns @CL=6 DDR2-800E
3.0ns @CL=5 DDR2-667D
3.75ns @CL=4 DDR2-533C
5ns @CL=3 DDR2-400B
Temperature Range:
Commercial (0°C
Tc
85°C)
Industrial (-40°C
Tc
95°C; -40°C
T
a
85°C)
Automotive, A1 (-40°C
Tc
95°C; -40°C
T
a
85°C)
Automotive, A2 (-40°C
Tc; T
a
105°C)
KEY TIMING PARAMETERS
Speed Grade
tRCD
tRP
tRC
tRAS
tCK @CL=3
tCK @CL=4
tCK @CL=5
tCK @CL=6
-25D
12.5
12.5
55
40
5
3.75
2.5
2.5
-3D
15
15
55
40
5
3.75
3
Tc = Case Temp, T
a
= Ambient Temp
Copyright © 2017 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without
notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest
version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reason-
ably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications
unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. — www.issi.com
Rev. B
12/6/2017
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1819  2391  1901  1800  2740  37  49  39  56  5 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号