EEWORLDEEWORLDEEWORLD

Part Number

Search

5962R0422901MYX

Description
Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CQFP288, CERAMIC, QFP-288
CategoryProgrammable logic devices    Programmable logic   
File Size925KB,38 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

5962R0422901MYX Overview

Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CQFP288, CERAMIC, QFP-288

5962R0422901MYX Parametric

Parameter NameAttribute value
MakerCobham Semiconductor Solutions
Parts packaging codeQFP
package instructionFQFP,
Contacts288
Reach Compliance Codeunknow
ECCN code3A001.A.2.C
Combined latency of CLB-Max1.01 ns
JESD-30 codeS-CQFP-G288
length40 mm
Configurable number of logic blocks1536
Equivalent number of gates320640
Number of terminals288
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize1536 CLBS, 320640 GATES
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeFQFP
Package shapeSQUARE
Package formFLATPACK, FINE PITCH
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height2.42 mm
Maximum supply voltage2.7 V
Minimum supply voltage2.3 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
total dose100k Rad(Si) V
width40 mm
Standard Products
RadHard Eclipse FPGA Family (6250 and 6325)
Advanced Data Sheet
June 2006
www.aeroflex.com/RadHardFPGA
FEATURES
0.25µm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
150 MHz 16-bit counters, 150 MHz datapaths, 60+ MHz
FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 usable system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with 100% utilization and 100% user fixed
I/O
Variable-grain logic cells provide high performance and
100% utilization
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, and
484 CLGA,208 PQFP, 280 PBGA, 484 PBGA
Standard Microcircuit Drawing 5962-04229
- QML qualified
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 usable system gates including
Dual-Port RadHard SRAM modules. It is fabricated on 0.25µm
five-layer metal ViaLink CMOS process and contains a
maximum of 1,536 logic cells and 24 dual-port RadHard SRAM
modules (see Figure 1 Block Diagram). Each RAM module has
2,304 RAM bits, for a maximum total of 55,300 bits. Please
reference product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). The RadHard Eclipse FPGA is available
in a 208-pin Cerquad Flatpack, allowing access to 99
bidirectional signal I/O, 1 dedicated clock, 8 programmable
clocks and 16 high drive inputs. Other package options include
a 288 CQFP, 484 CCGA and a 484 CLGA.
Designers can cascade multiple RAM modules to increase the
depth or width allowed in single modules by connecting
corresponding address lines together and dividing the words
between modules (see Figure 3). This approach allows a variety
of address depths and word widths to be tailored to a specific
application.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
Thank you for having you + you who helped me and myself who struggled
After graduating from a non-key university, I was very conflicted about whether to go directly to work or accept the school's recommendation to study for a master's degree. From my personal perspectiv...
Jesse99 Talking
Fully digital servo control system based on AC permanent magnet synchronous motor
Fully digital servo control system based on AC permanent magnet synchronous motor Abstract: According to the mathematical model and vector control principle of permanent magnet synchronous motor, a se...
zbz0529 Robotics Development
[Project source code] IIC interface initialization Verilog code based on FPGA OV5640/OV7670
Some netizens have complained that the initialization of CMOS cameras uses NIOS. Since most netizens are not familiar with the operation of NIOS, they cannot use the project we provide for more indepe...
小梅哥 FPGA/CPLD
About ROM reading and writing operations
I want to read the data stored in ROM, as shown in the figure below: if the addresses of the data in the memory are: 0, 1, 2, 3, and the corresponding data bits are 65, 67, 67, 67, then the order of t...
yuechenping FPGA/CPLD
About the size of the four-layer board frame
[i=s] This post was last edited by chen468859 on 2018-6-25 09:42 [/i] I drew the border using the keeyout layer according to the size in Figure 1. Figure 2 is the border detected by the software. I wa...
chen468859 PCB Design
omapl138 environment construction
Hello everyone, I am building the development environment of omapl138. The current environment is WIN7 32-bit operating system, CCS5.1, and the simulator is ICETEK-XDS560U-PLUS from Beijing Ruitai Tec...
twli DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1283  2709  2857  2075  2356  26  55  58  42  48 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号