EEWORLDEEWORLDEEWORLD

Part Number

Search

EAT-SDNA-22M2171000

Description
Phase Locked Loop, CQCC16, SMD-16
CategoryAnalog mixed-signal IC    The signal circuit   
File Size1022KB,12 Pages
ManufacturerMicrosemi
Websitehttps://www.microsemi.com
Environmental Compliance
Download Datasheet Parametric View All

EAT-SDNA-22M2171000 Overview

Phase Locked Loop, CQCC16, SMD-16

EAT-SDNA-22M2171000 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
Objectid4005896165
package instructionSMD-16
Reach Compliance Codecompliant
Analog Integrated Circuits - Other TypesPHASE LOCKED LOOP
JESD-30 codeR-CQCC-N16
length7.49 mm
Number of functions1
Number of terminals16
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeQCCN
Encapsulate equivalent codeLCC16,.2X.3,40
Package shapeRECTANGULAR
Package formCHIP CARRIER
Maximum seat height2.13 mm
Maximum supply current (Isup)63 mA
Maximum supply voltage (Vsup)3.63 V
Minimum supply voltage (Vsup)2.97 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
Temperature levelCOMMERCIAL
Terminal formNO LEAD
Terminal pitch1.02 mm
Terminal locationQUAD
width5.08 mm
CD-700
Complete VCXO Based Phase Lock Loop
CD-700
Description
The VI CD-700 is a user-con gurable crystal based PLL integrated circuit. It includes a digital phase detector, op-amp, VCXO
and additional integrated functions for use in digital synchronization applications. Loop lter software is available as well SPICE
models for circuit simulation.
Features
5 x 7.5 x 2 mm, smallest VCXO PLL available
Output Frequencies to 77.76 MHz
5.0 or 3.3 Vdc operation
Tri-State Output
Holdover on Loss of Signal Alarm
VCXO with CMOS outputs
0/70 or –40/85 C temperature range
Hermetically sealed ceramic SMD package
Product is compliant to RoHS directive
Applications
Frequency Translation
Clock Smoothing, Clock Switching
NRZ Clock recovery
DSLAM, ADM, ATM, Aggregation, Optical Switching/Routing,
Base Station
Synchronous Ethernet
Low jitter PLL’s
Block Diagram
LOS
(8)
PHO OPN
(3)
(2)
OPOUT VC
(1)
(16)
LOSIN
(4)
DATAIN
(5)
CLKIN
(6)
Phase Detector and
LOS
VCXO
OUT1
(13)
Optional 2nd divider
OUT2
(11)
RCLK
(9)
RDATA
(10)
OPP
(15)
GND VDD
(7) (14)
HIZ
(12)
Page 1 of 12
EVC: Why is the message not received in time when the SD card is pulled out?
Why is the message not received in time when the SD card is pulled out? Instead, it is delayed by three or four seconds?...
szway Embedded System
How to set up DDK+VC6.0
I am a beginner in driver development. How can I connect VC and DDK without DriverWork?...
ivy198632 Embedded System
STM8L
Has anyone done a touch case for the STM8L series? Where can I download the relevant configuration methods and libraries?...
FionaLiu stm32/stm8
Problem 2 of 7S3P battery pack
The second problem encountered by the 7S3P battery pack is shown in the figure...
QWE4562009 Power technology
How to adjust the brightness of LED
How to use brightness adjustment (power adjustment) for more than 30 1W LED integrated bulbs? How to design the circuit? Thank you for your advice!!!...
linkin19 LED Zone
Considerations when using code optimization in DSP programming
[color=#000][font=Arial,]Let's take a look at some issues to consider when using code optimization. [/font][/color] [color=#000][font=Arial,] [/font][/color][color=rgb(0, 0, 0)][font=Arial,] 1. Be car...
Jacktang DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 159  248  2919  1699  721  4  5  59  35  15 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号