EEWORLDEEWORLDEEWORLD

Part Number

Search

A54SX16P-P3VQG100

Description
Field Programmable Gate Array, 1452 CLBs, 16000 Gates, 350MHz, CMOS, PQFP100, 1 MM HEIGHT, ROHS COMPLIANT, VQFP-100
CategoryProgrammable logic devices    Programmable logic   
File Size488KB,64 Pages
ManufacturerActel
Websitehttp://www.actel.com/
Environmental Compliance
Download Datasheet Parametric View All

A54SX16P-P3VQG100 Overview

Field Programmable Gate Array, 1452 CLBs, 16000 Gates, 350MHz, CMOS, PQFP100, 1 MM HEIGHT, ROHS COMPLIANT, VQFP-100

A54SX16P-P3VQG100 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerActel
package instruction1 MM HEIGHT, ROHS COMPLIANT, VQFP-100
Reach Compliance Codecompli
Other featuresCAN ALSO BE OPERATED AT 5V; 24000 SYSTEM GATES ALSO AVAILABLE
maximum clock frequency350 MHz
Combined latency of CLB-Max0.6 ns
JESD-30 codeS-PQFP-G100
JESD-609 codee3
length14 mm
Humidity sensitivity level3
Configurable number of logic blocks1452
Equivalent number of gates16000
Number of terminals100
Maximum operating temperature70 °C
Minimum operating temperature
organize1452 CLBS, 16000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeTFQFP
Package shapeSQUARE
Package formFLATPACK, THIN PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)260
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height1.2 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceMATTE TIN
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature40
width14 mm
v3.2
SX Family FPGAs
u e
Leading Edge Performance
320 MHz Internal Performance
3.7 ns Clock-to-Out (Pin-to-Pin)
0.1 ns Input Setup
0.25 ns Clock Skew
Features
66 MHz PCI
CPLD and FPGA Integration
Single-Chip Solution
100% Resource Utilization with 100% Pin Locking
3.3 V and 5.0 V Operation with 5.0 V Input Tolerance
Very Low Power Consumption
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Debug Capability
with Silicon Explorer II
Boundary Scan Testing in Compliance with IEEE
Standard 1149.1 (JTAG)
Secure Programming Technology Prevents Reverse
Engineering and Design Theft
Specifications
12,000 to 48,000 System Gates
Up to 249 User-Programmable I/O Pins
Up to 1,080 Flip-Flops
0.35 µ CMOS
SX Product Profile
Device
Capacity
Typical Gates
System Gates
Logic Modules
Combinatorial Cells
Register Cells (Dedicated Flip-Flops)
Maximum User I/Os
Clocks
JTAG
PCI
Clock-to-Out
Input Setup (external)
Speed Grades
Temperature Grades
Packages (by pin count)
PLCC
PQFP
VQFP
TQFP
PBGA
FBGA
A54SX08
8,000
12,000
768
512
256
130
3
Yes
3.7 ns
0.8 ns
Std, –1, –2, –3
C, I, M
84
208
100
144, 176
144
A54SX16
16,000
24,000
1,452
924
528
175
3
Yes
3.9 ns
0.5 ns
Std, –1, –2, –3
C, I, M
208
100
176
A54SX16P
16,000
24,000
1,452
924
528
175
3
Yes
Yes
4.4 ns
0.5 ns
Std, –1, –2, –3
C, I, M
208
100
144, 176
A54SX32
32,000
48,000
2,880
1,800
1,080
249
3
Yes
4.6 ns
0.1 ns
Std, –1, –2, –3
C, I, M
208
144, 176
313, 329
June 2006
© 2006 Actel Corporation
i
See the Actel website for the latest version of the datasheet.
E840-DTU device unresponsive problem
E840-DTU device unresponsive problem In channel 1, I set up the MQTT protocol to communicate with Alibaba Cloud. As shown in the figure below, linkA lights up, but after I saved it and restarted it fr...
liuqingchang RF/Wirelessly
Introduction to Linux kernel module file composition
[color=#333333][font=Arial,]The main work of Linux driver development is to write modules. A typical Linux kernel module file .ko is mainly composed of the following parts. [/font][/color] [p=null, 2,...
zhangyan123 Linux and Android
[Preparing for the 2011 National Competition] --- Competition paper writing guide document writing format
[i=s]This post was last edited by paulhyde on 2014-9-15 03:22[/i] Introduction: Based on the requirements, key points and difficulties of the subject, describe the basis and reasons for the proposed s...
小煜 Electronics Design Contest
STM32 firmware manual STM32 firmware manual
STM32 firmware manual STM32 firmware manual...
jiki119 stm32/stm8
【Big Lecture】ON Semiconductor LED Lighting Power Supply Design
【Big Lecture Platform】ON Semiconductor LED Lighting Power Supply Design LED lighting has a broad application prospect, among which the design of LED lighting power supply is crucial. However, LED ligh...
xw198602 LED Zone
ARM Learning Experience - Start Posting
Now ARM processors have outstanding advantages and are becoming the benchmark in the embedded field. You can see it on the recruitment website. Electronic engineer positions basically require familiar...
呱呱 ARM Technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 626  687  135  245  2851  13  14  3  5  58 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号