EEWORLDEEWORLDEEWORLD

Part Number

Search

RT54SX32S-CQ208E

Description
Field Programmable Gate Array, 1800 CLBs, 48000 Gates, 200MHz, 2880-Cell, CMOS, CQFP208, CERAMIC, QFP-208
CategoryProgrammable logic devices    Programmable logic   
File Size659KB,84 Pages
ManufacturerActel
Websitehttp://www.actel.com/
Download Datasheet Parametric View All

RT54SX32S-CQ208E Overview

Field Programmable Gate Array, 1800 CLBs, 48000 Gates, 200MHz, 2880-Cell, CMOS, CQFP208, CERAMIC, QFP-208

RT54SX32S-CQ208E Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerActel
package instructionCERAMIC, QFP-208
Reach Compliance Codeunknow
Other features32000 TYPICAL GATES AVAILABLE
maximum clock frequency200 MHz
Combined latency of CLB-Max1.4 ns
JESD-30 codeS-CQFP-G208
JESD-609 codee0
length29.21 mm
Configurable number of logic blocks1800
Equivalent number of gates48000
Number of entries173
Number of logical units2880
Output times173
Number of terminals208
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize1800 CLBS, 48000 GATES
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeHFQFP
Encapsulate equivalent codeTPAK208,2.9SQ,20
Package shapeSQUARE
Package formFLATPACK, HEAT SINK/SLUG, FINE PITCH
power supply2.5,3.3/5 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Filter levelMIL-STD-883 Class S (Modified)
Maximum seat height3.9 mm
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
width29.21 mm
v2 .2
RTSX-S RadTolerant FPGAs
Designed for Space
SEU-Hardened Registers Eliminate the Need to
Implement Triple-Module Redundancy (TMR)
– Immune to Single-Event Upsets (SEU) to LET
th
> 40 MeV-cm
2
/mg,
– SEU Rate < 10
–10
Upset/Bit-Day in Worst-Case
Geosynchronous Orbit
Up to 100 krad (Si) Total Ionizing Dose (TID)
– Parametric Performance Supported with Lot-
Specific Test Data
Single-Event Latch-Up (SEL) Immunity
TM1019.5 Test Data Available
QML Certified Devices
u e
Features
Very Low Power Consumption (Up to 68 mW at
Standby)
3.3V and 5V Mixed Voltage
Configurable I/O Support for 3.3V/5V PCI, LVTTL,
TTL, and CMOS
– 5V Input Tolerance and 5V Drive Strength
– Slow Slew Rate Option
– Configurable Weak Resistor Pull-Up/Down for
Tristated Outputs at Power-Up
– Hot-Swap
Compliant
with
Cold-Sparing
Support
Secure Programming Technology Prevents Reverse
Engineering and Design Theft
100% Circuit Resource Utilization with 100% Pin
Locking
Unique In-System Diagnostic and Verification
Capability with Silicon Explorer II
Low-Cost Prototyping Option
Deterministic, User-Controllable Timing
JTAG Boundary Scan Testing in Compliance with
IEEE Standard 1149.1 – Dedicated JTAG Reset
(TRST) Pin
High Performance
230 MHz System Performance
310 MHz Internal Performance
9.5 ns Input Clock to Output Pad
Specifications
0.25 µm Metal-to-Metal Antifuse Process
48,000 to 108,000 Available System Gates
Up to 2,012 SEU-Hardened Flip-Flops
Up to 360 User-Programmable I/O Pins
Table 1 •
RTSX-S Product Profile
Device
Capacity
Typical Gates
System Gates
Logic Modules
Combinatorial Cells
SEU-Hardened Register Cells (Dedicated Flip-Flops)
Maximum Flip-Flops
Maximum User I/Os
Clocks
Quadrant Clocks
Speed Grades
Package
(by pin count)
CQFP
CCGA
CCLG
RT54SX32S
32,000
48,000
2,880
1,800
1,080
1,980
227
3
0
Std., –1
208, 256
256
RT54SX72S
72,000
108,000
6,036
4,024
2,012
4,024
360
3
4
Std., –1
208, 256
624
November 2004
© 2004 Actel Corporation
i
See Actel’s website for the latest version of the datasheet

Recommended Resources

TMS320C66x recommended compilation method
Cl6x -gk -mt -o3 -mw -ss "filename" Mode 1 is used for program debugging. This mode has strong optimization capability and supports symbol debugging. No errors will occur during the compilation proces...
Jacktang Microcontroller MCU
Electronics Engineer???????
[table][tr][td]University graduates or those with equivalent academic qualifications can be evaluated (hired) as assistant engineers after a certain period of time (about three years) after graduation...
天使疯子 Embedded System
Please recommend a high input voltage DCDC module
Now I am making an LED light controller, which requires an input voltage in the range of 10-150Vdc, an output voltage of 3.3V/5V, preferably with isolation, a power of about 1-1.5W, and a DIP package....
yufanjoy Analogue and Mixed Signal
Questions about F449 UART settings and programming?
Dear MSP430 experts:I want to use UART0 of MSP430F449 to implement 485 serial communication. Although there is a lot of information on the Internet, and I have searched and read a lot, I am depressed ...
liwei5426 Microcontroller MCU
Ethernet Packet Learning
The Ethernet frame format is shown in the figure below:Destination MAC address ( 6 bytes)Source MAC address ( 6 bytes)Protocol type ( 2 bytes)Ethernet frame data payload ( 46 bytes to 1500 bytes) Prot...
liyujun Microcontroller MCU
What should you eat if you don’t want to age too quickly?
What should we pay attention to in our daily diet after middle age? Chinese medicine practitioners said that after middle age, the gastrointestinal function and physiological metabolism function decli...
niersk Talking

Popular Articles

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 803  289  2019  384  2569  17  6  41  8  52 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号