EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8128218GB-333VT

Description
Cache SRAM, 8MX18, CMOS, PBGA119, BGA-119
Categorystorage    storage   
File Size613KB,34 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance
Download Datasheet Parametric View All

GS8128218GB-333VT Overview

Cache SRAM, 8MX18, CMOS, PBGA119, BGA-119

GS8128218GB-333VT Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerGSI Technology
package instructionBGA,
Reach Compliance Codecompli
ECCN code3A991.B.2.B
Other featuresIT ALSO OPERATES AT 2.3 TO 2.7 V SUPPLY VOLTAGE
JESD-30 codeR-PBGA-B119
length22 mm
memory density150994944 bi
Memory IC TypeCACHE SRAM
memory width18
Number of functions1
Number of terminals119
word count8388608 words
character code8000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature
organize8MX18
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeRECTANGULAR
Package formGRID ARRAY
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Maximum seat height1.99 mm
Maximum supply voltage (Vsup)2 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelOTHER
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
Preliminary
GS8128218/36(GB/GD)-xxxV
119- & 165-Bump BGA
Commercial Temp
Industrial Temp
Features
8M x 18, 4M x 36
144Mb S/DCD Sync Burst SRAMs
333 MHz–200 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
• FT pin for user-configurable flow through or pipeline operation
• Single/Dual Cycle Deselect selectable
• IEEE 1149.1 JTAG-compatible Boundary Scan
• ZQ mode pin for user-selectable high/low output drive
• 1.8 V +10%/–10% core power supply
• 2.5 V +10%/–10% core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to SCD x18/x36 Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• ZZ pin for automatic power-down
• RoHS-compliant 119-bump and 165-bump BGA packages
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the
user via the FT mode . Holding the FT mode pin low places the
RAM in Flow Through mode, causing output data to bypass the
Data Output Register. Holding FT high places the RAM in
Pipeline mode, activating the rising-edge-triggered Data Output
Register.
SCD and DCD Pipelined Reads
The GS8128218/36 is a SCD (Single Cycle Deselect) and DCD
(Dual Cycle Deselect) pipelined synchronous SRAM. DCD
SRAMs pipeline disable commands to the same degree as read
commands. SCD SRAMs pipeline deselect commands one stage
less than read commands. SCD RAMs begin turning off their
outputs immediately after the deselect command has been
captured in the input registers. DCD RAMs hold the deselect
command for one full cycle and then begin turning off their
outputs just after the second rising edge of clock. The user may
configure this SRAM for either mode of operation using the SCD
mode input.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write control
inputs.
FLXDrive™
The ZQ pin allows selection between high drive strength (ZQ low)
for multi-drop bus applications and normal drive strength (ZQ
floating or high) point-to-point applications. See the Output Driver
Characteristics chart for details.
Core and Interface Voltages
The GS8128218/36 operates on a 1.8 V or 2.5 V power supply.
All input are 1.8 V or 2.5 V compatible. Separate output power
(V
DDQ
) pins are used to decouple output noise from the internal
circuits and are 1.8 V or 2.5 V compatible.
Functional Description
Applications
The GS8128218/36 is a
150,994,944
-bit high performance
synchronous SRAM with a 2-bit burst address counter. Although
of a type originally developed for Level 2 Cache applications
supporting high performance CPUs, the device now finds
application in synchronous SRAM applications, ranging from
DSP main store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV), and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be initiated
with either ADSP or ADSC inputs. In Burst mode, subsequent
burst addresses are generated internally and are controlled by
ADV. The burst address counter may be configured to count in
either linear or interleave order with the Linear Burst Order (LBO)
input. The Burst function need not be used. New addresses can be
loaded on every cycle with no degradation of chip performance.
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
-333
2.5
3.0
565
660
4.5
4.5
415
485
-250
2.5
4.0
445
520
5.5
5.5
350
390
-200
3.0
5.0
380
440
6.5
6.5
305
355
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
Flow Through
2-1-1-1
Rev: 1.00 9/2015
1/34
© 2015, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Problems encountered by 2410 SPI driver
I wrote a simple SPI port driver under LINUX 2.6. I encountered strange problems in the driver. Please help me: The process of initializing SPI0 in the 2410 driver is as follows: 1) Enable the SPI bit...
sj81 Embedded System
The platform is equipped with a Fast Ethernet control processor. What do I need to configure to access the Internet through it? How is it different from the Wince GPRS module in terms of Internet access configuration?
The Wince/ARM11/ARM9 platform is equipped with DAVICOM's DM9000 Fast Ethernet control processor. What do I need to configure to access the Internet through it? How is it different from the Wince GPRS ...
blankly501 Embedded System
Comparison of solutions + Intelligent timer switch design
[i=s]This post was last edited by mengyun2801 on 2014-6-10 23:38[/i] [size=5] Nowadays, there are more and more smart products. Whether it is public transportation, public safety or smart home, each p...
mengyun2801 Analogue and Mixed Signal
EEWORLD University Hall----2015 TI Audio Innovation Day (11) Introduction to PCM186x and converters
2015 TI Audio Innovation Day (11) PCM186x and converter introduction : https://training.eeworld.com.cn/course/2238...
hi5 Analog electronics
Configuration and use of TMS320F28379D SCID SCIB
TI's official routines only give the configuration of SCIA and not the configuration methods of other SCIs. In fact, the configurations of these are the same. The following takes the configuration of ...
Jacktang DSP and ARM Processors
software
[font=宋体][size=7]A serial port debugging assistant is needed[/size][/font]...
结束是开始 stm32/stm8

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 430  49  2463  435  2721  9  1  50  55  52 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号