EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8321E36AGD-333VT

Description
Cache SRAM, 1MX36, 5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, ROHS COMPLIANT, FPBGA-165
Categorystorage    storage   
File Size464KB,30 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet Parametric View All

GS8321E36AGD-333VT Overview

Cache SRAM, 1MX36, 5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, ROHS COMPLIANT, FPBGA-165

GS8321E36AGD-333VT Parametric

Parameter NameAttribute value
MakerGSI Technology
Parts packaging codeBGA
package instructionLBGA,
Contacts165
Reach Compliance Codecompli
ECCN code3A991.B.2.B
Maximum access time5 ns
Other featuresFLOW THROUGH OR PIPELINED ARCHITECTURE, ALSO OPERATES AT 2.5V
JESD-30 codeR-PBGA-B165
length15 mm
memory density37748736 bi
Memory IC TypeCACHE SRAM
memory width36
Number of functions1
Number of terminals165
word count1048576 words
character code1000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize1MX36
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Maximum seat height1.4 mm
Maximum supply voltage (Vsup)2 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width13 mm
GS8321E18/32/36AD-xxxV
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline operation
• Dual Cycle Deselect (DCD) operation
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 165-bump BGA package
• RoHS-compliant 165-bump BGA package available
2M x 18, 1M x 32, 1M x 36
36Mb Sync Burst SRAMs
333 MHz–150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Linear Burst Order (LBO) input. The Burst function need not be
used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the
user via the FT mode pin (Pin 14). Holding the FT mode pin low
places the RAM in Flow Through mode, causing output data to
bypass the Data Output Register. Holding FT high places the
RAM in Pipeline mode, activating the rising-edge-triggered Data
Output Register.
DCD Pipelined Reads
The GS8321E18/32/36AD-xxxV is a DCD (Dual Cycle
Deselect) pipelined synchronous SRAM. SCD (Single Cycle
Deselect) versions are also available. DCD SRAMs pipeline
disable commands to the same degree as read commands. DCD
RAMs hold the deselect command for one full cycle and then
begin turning off their outputs just after the second rising edge of
clock.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write control
inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion (High)
of the ZZ signal, or by stopping the clock (CK). Memory data is
retained during Sleep mode.
Core and Interface Voltages
The GS8321E18/32/36AD-xxxV operates on a 1.8 V or 2.5 V
power supply. All inputs are 1.8 V or 2.5 V compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuits and are 1.8 V or 2.5 Vcompatible.
Functional Description
Applications
The GS8321E18/32/36AD-xxxV is a 37,748,736-bit high
performance synchronous SRAM with a 2-bit burst address
counter. Although of a type originally developed for Level 2
Cache applications supporting high performance CPUs, the
device now finds application in synchronous SRAM
applications, ranging from DSP main store to networking chip
set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV) and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK3). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be
initiated with either ADSP or ADSC inputs. In Burst mode,
subsequent burst addresses are generated internally and are
controlled by ADV. The burst address counter may be
configured to count in either linear or interleave order with the
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
-333
3.0
3.0
365
425
5.0
5.0
270
315
1/30
-250
3.0
4.0
290
345
5.5
5.5
245
280
-200
3.0
5.0
250
290
6.5
6.5
210
250
-150
3.8
6.7
215
240
7.5
7.5
200
230
Unit
ns
ns
mA
mA
ns
ns
mA
mA
© 2011, GSI Technology
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03 8/2013
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
WINCE6.0 does not support SQL Server Mobile?
I read in the information that WINCE6.0 does not support SQL SERVER MOBILE. How can I port the SQL MOBILE program written on 5.0 to 6.0?...
wwwwwwx Embedded System
[MSP430 Sharing] MSP430 Proteus Simulation Collection
Simulation is not a panacea, but sometimes it is still helpful for those who don’t have a development board yet. It can help you get started, etc. It is better to have no simulation than to believe in...
常见泽1 Microcontroller MCU
I want to make a 32-channel PWM control circuit, please tell me the chip model
I have a project to do 32-way current control. Please recommend some PWM control solutions. Thank you in advance....
吴下阿蒙 51mcu
[Repost] I am an engineer——"Not developing products, but creating life"
[align=center][size=4][font=楷体_GB2312][color=black][font=黑体]It's not about developing products, but creating life[/font][font=Arial]![/font][/color][/font][/size][/align][size=4][font=楷体_GB2312][color...
lixiaohai8211 Talking about work
USB Thermometer and Hygrometer Based on STM32F070 and AM2320
[align=left][font="][size=14px]This PCB solution verification board uses the STM32F0x0 value series ARM chip--- STM32F070F6P6 that supports USB communication function, combined with the temperature an...
我不会单片机 stm32/stm8

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1860  2607  117  1953  93  38  53  3  40  2 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号