EEWORLDEEWORLDEEWORLD

Part Number

Search

A42MX16-3CQ100ES

Description
FPGA, 684 CLBS, 14000 GATES, 135 MHz, PQFP100
Categorysemiconductor    Programmable logic devices   
File Size766KB,123 Pages
ManufacturerETC1
Download Datasheet Parametric View All

A42MX16-3CQ100ES Overview

FPGA, 684 CLBS, 14000 GATES, 135 MHz, PQFP100

A42MX16-3CQ100ES Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals100
Maximum operating temperature85 Cel
Minimum operating temperature-40 Cel
Maximum supply/operating voltage3.6 V
Minimum supply/operating voltage3 V
Rated supply voltage3.3 V
Processing package descriptionPLASTIC, QFP-100
stateACTIVE
CraftsmanshipCMOS
packaging shapeRECTANGULAR
Package SizeFLATPACK
surface mountYes
Terminal formGULL WING
Terminal spacing0.6500 mm
terminal coatingTIN LEAD
Terminal locationQUAD
Packaging MaterialsPLASTIC/EPOXY
Temperature levelINDUSTRIAL
organize684 CLBS, 14000 GATES
Maximum FCLK clock frequency135 MHz
Number of configurable logic modules684
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Number of equivalent gate circuits14000
The maximum delay of a CLB module2.1 ns
v6.0
40MX and 42MX FPGA Families
Features
High Capacity
Single-Chip ASIC Alternative
3,000 to 54,000 System Gates
Up to 2.5 kbits Configurable Dual-Port SRAM
Fast Wide-Decode Circuitry
Up to 202 User-Programmable I/O Pins
HiRel Features
Commercial, Industrial, Automotive, and Military
Temperature Plastic Packages
Commercial, Military Temperature, and MIL-STD-883
Ceramic Packages
QML Certification
Ceramic Devices Available to DSCC SMD
Ease of Integration
Mixed-Voltage Operation (5.0V or 3.3V for core and
I/Os), with PCI-Compliant I/Os
Up to 100% Resource Utilization and 100% Pin
Locking
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Verification
Capability with Silicon Explorer II
Low Power Consumption
IEEE Standard 1149.1 (JTAG) Boundary Scan Testing
High Performance
5.6 ns Clock-to-Out
250 MHz Performance
5 ns Dual-Port SRAM Access
100 MHz FIFOs
7.5 ns 35-Bit Address Decode
Product Profile
Device
Capacity
System Gates
SRAM Bits
Logic Modules
Sequential
Combinatorial
Decode
Clock-to-Out
SRAM Modules
(64x4 or 32x8)
Dedicated Flip-Flops
Maximum Flip-Flops
Clocks
User I/O (maximum)
PCI
Boundary Scan Test (BST)
Packages (by pin count)
PLCC
PQFP
VQFP
TQFP
CQFP
PBGA
A40MX02
3,000
295
9.5 ns
147
1
57
44, 68
100
80
A40MX04
6,000
547
9.5 ns
273
1
69
44, 68, 84
100
80
A42MX09
14,000
348
336
5.6 ns
348
516
2
104
84
100, 160
100
176
A42MX16
24,000
624
608
6.1 ns
624
928
2
140
84
100, 160, 208
100
176
A42MX24
36,000
954
912
24
6.1 ns
954
1,410
2
176
Yes
Yes
84
160, 208
176
A42MX36
54,000
2,560
1,230
1,184
24
6.3 ns
10
1,230
1,822
6
202
Yes
Yes
208, 240
208, 256
272
January 2004
© 2004 Actel Corporation
i
See the Actel website (www.actel.com) for the latest version of this datasheet.
Touch screen calibration algorithm
請問是否有touch screen的演算法可以提供的 用過nano-x內附的演算法,不過效果不好...
lijiamin11 Embedded System
When setting the WinCE kernel in VS2005/WinCE6.0/6410, where can I set the size of the LCD screen (e.g. 2.7 inches, 3.5 inches, 7 inches, 320X240, 800X480)?
When setting the WinCE kernel in VS2005/WinCE6.0/6410, where can I set the size of the LCD screen (e.g. 2.7-inch, 3.5-inch, 7-inch, 320X240, 800X480)? Do I need to modify the code directly in the BSP?...
yanchangfan Embedded System
What should you do if you encounter an ultra-small package that you have never seen before?
The MAX1898 power management chip needs to be placed on a breadboard, but it is too small. The flying wire method mentioned on the Internet is simply impossible to achieve. Then I have to make a separ...
zxpla PCB Design
How to Convert ADC Codes to Voltage (Part 1)
Many people getting started with analog-to-digital converters (ADCs) wonder how to convert an ADC code to a voltage. Or, their question is application-specific, such as how to convert an ADC code back...
qwqwqw2088 Analogue and Mixed Signal
Blog Contest is about to begin!
The blog contest is about to begin! Dear friends on the forum: We are very happy to see the circle of engineers on the eeworld forum expanding and improving. We also want to take advantage of this opp...
亲善大使 Suggestions & Announcements
Urban traffic security checkpoint system solution
[b]I. System Overview[/b] The public security checkpoint system refers to a road traffic monitoring system installed at specific places on the road, such as toll booths, city entrances and exits, publ...
计讯 RF/Wirelessly

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1891  1212  611  1324  1526  39  25  13  27  31 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号