EEWORLDEEWORLDEEWORLD

Part Number

Search

A42MX36-2PQ100A

Description
FPGA, 684 CLBS, 14000 GATES, 135 MHz, PQFP100
Categorysemiconductor    Programmable logic devices   
File Size766KB,123 Pages
ManufacturerETC1
Download Datasheet Parametric View All

A42MX36-2PQ100A Overview

FPGA, 684 CLBS, 14000 GATES, 135 MHz, PQFP100

A42MX36-2PQ100A Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals100
Maximum operating temperature85 Cel
Minimum operating temperature-40 Cel
Maximum supply/operating voltage3.6 V
Minimum supply/operating voltage3 V
Rated supply voltage3.3 V
Processing package descriptionPLASTIC, QFP-100
stateACTIVE
CraftsmanshipCMOS
packaging shapeRECTANGULAR
Package SizeFLATPACK
surface mountYes
Terminal formGULL WING
Terminal spacing0.6500 mm
terminal coatingTIN LEAD
Terminal locationQUAD
Packaging MaterialsPLASTIC/EPOXY
Temperature levelINDUSTRIAL
organize684 CLBS, 14000 GATES
Maximum FCLK clock frequency135 MHz
Number of configurable logic modules684
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Number of equivalent gate circuits14000
The maximum delay of a CLB module2.1 ns
v6.0
40MX and 42MX FPGA Families
Features
High Capacity
Single-Chip ASIC Alternative
3,000 to 54,000 System Gates
Up to 2.5 kbits Configurable Dual-Port SRAM
Fast Wide-Decode Circuitry
Up to 202 User-Programmable I/O Pins
HiRel Features
Commercial, Industrial, Automotive, and Military
Temperature Plastic Packages
Commercial, Military Temperature, and MIL-STD-883
Ceramic Packages
QML Certification
Ceramic Devices Available to DSCC SMD
Ease of Integration
Mixed-Voltage Operation (5.0V or 3.3V for core and
I/Os), with PCI-Compliant I/Os
Up to 100% Resource Utilization and 100% Pin
Locking
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Verification
Capability with Silicon Explorer II
Low Power Consumption
IEEE Standard 1149.1 (JTAG) Boundary Scan Testing
High Performance
5.6 ns Clock-to-Out
250 MHz Performance
5 ns Dual-Port SRAM Access
100 MHz FIFOs
7.5 ns 35-Bit Address Decode
Product Profile
Device
Capacity
System Gates
SRAM Bits
Logic Modules
Sequential
Combinatorial
Decode
Clock-to-Out
SRAM Modules
(64x4 or 32x8)
Dedicated Flip-Flops
Maximum Flip-Flops
Clocks
User I/O (maximum)
PCI
Boundary Scan Test (BST)
Packages (by pin count)
PLCC
PQFP
VQFP
TQFP
CQFP
PBGA
A40MX02
3,000
295
9.5 ns
147
1
57
44, 68
100
80
A40MX04
6,000
547
9.5 ns
273
1
69
44, 68, 84
100
80
A42MX09
14,000
348
336
5.6 ns
348
516
2
104
84
100, 160
100
176
A42MX16
24,000
624
608
6.1 ns
624
928
2
140
84
100, 160, 208
100
176
A42MX24
36,000
954
912
24
6.1 ns
954
1,410
2
176
Yes
Yes
84
160, 208
176
A42MX36
54,000
2,560
1,230
1,184
24
6.3 ns
10
1,230
1,822
6
202
Yes
Yes
208, 240
208, 256
272
January 2004
© 2004 Actel Corporation
i
See the Actel website (www.actel.com) for the latest version of this datasheet.
How many kilometers does it take to change tires? [I recently rented a car and wanted to know more]
Car fans all want to get a bigger wheel hub for their car. Don’t ask why? There’s nothing wrong with being willful! But when it comes to fixing the tires, do you still dare not understand what the par...
btty038 Talking
Which development boards provide BSP that can support KITL debugging?
I have borrowed a yc2440 and sky2440, their BSPs do not support kitl debugging, and the friendly arm micro2440, it seems that it does not support kitl debugging? Now I found a Liyutai 2440 5.0 BSP SMD...
yaschiro Embedded System
LMR24220RB Power Module Review Sharing
1. Unboxing pictures. I received this gift several days ago, but I have not had time to evaluate it. I took it out for evaluation on the Labor Day holiday. The FPGA board I used was a blank board sent...
wanglong137136 Power technology
Can ARM's I2C communicate directly with MCU's I2C?
Now I want to connect the two I2C lines of 2410 directly to the I2C of a 16-bit MCU, with ARM as the master and MCU as the slave. Can communication be achieved in this way? If so, how do I get the add...
PP2008 ARM Technology
LPC1500 experience + soft interrupt
[b]Design background:[/b] 1. Select LPC1518, compile environment keil5, jlink 2. Functional application: the software framework adopts time slice scheduling management[b]A. Design sharing[/b] The soft...
xiaotianwang78 NXP MCU
TMS320C6748 development board EDMA routine
EDMA routine (1) Manually trigger event 11 to run the passed parameters in PaRAM11 and link to PaRAM10 through PaRAM.LINK. Then manually trigger event 11 to run the passed parameters in PaRAM10. exter...
灞波儿奔 Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1365  2819  420  2592  1054  28  57  9  53  22 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号