EEWORLDEEWORLDEEWORLD

Part Number

Search

ATT3064-100H84I

Description
Field-Programmable Gate Arrays
File Size497KB,80 Pages
ManufacturerETC1
Download Datasheet View All

ATT3064-100H84I Overview

Field-Programmable Gate Arrays

Data Sheet
February 1997
ATT3000 Series Field-Programmable Gate Arrays
Features
s
Description
The CMOS ATT3000 Series Field-Programmable
Gate Array (FPGA) family provides a group of high-
density, digital integrated circuits. Their regular,
extendable, flexible, user-programmable array
architecture is composed of a configuration program
store plus three types of configurable elements: a
perimeter of I/O blocks, a core array of logic blocks,
and resources for interconnection. The general struc-
ture of an FPGA is shown in Figure 1.
The
ORCA
Foundry for ATT3000 Development Sys-
tem provides automatic place and route of netlists.
Logic and timing simulation are available as design
verification alternatives. The design editor is used for
interactive design optimization and to compile the
data pattern that represents the configuration pro-
gram.
The FPGA’s user-logic functions and interconnec-
tions are determined by the configuration program
data stored in internal static memory cells. The pro-
gram can be loaded in any of several modes to
accommodate various system requirements. The
program data resides externally in an EEPROM,
EPROM, or ROM on the application circuit board, or
on a floppy disk or hard disk. On-chip initialization
logic provides for optional automatic loading of pro-
gram data at powerup. A serial configuration PROM
can provide a very simple serial configuration pro-
gram storage.
*
Xilinx, XC3000,
and
XC3100
are registered trademarks of
Xilinx, Inc.
High performance:
— Up to 270 MHz toggle rates
— 4-input LUT delays <2.7 ns
User-programmable gate arrays
— Unlimited reprogrammability
— Easy design iteration through in-system
logic changes
Flexible array architecture:
— Compatible arrays ranging from 1500 to
6000 gate logic complexity
— Extensive register, combinatorial, and I/O
capabilities
— Low-skew clock nets
— High fan-out signal distribution
— Internal 3-state bus capabilities
— TTL or CMOS input thresholds
— On-chip oscillator amplifier
Standard product availability:
— Low-power 0.55 µm CMOS, static memory
technology
— Pin-for-pin compatible with
Xilinx* XC3000*
and
XC3100*
families
— Cost-effective for volume production
— 100% factory pretested
— Selectable configuration modes
ORCA™
Foundry for ATT3000 Development
System support
All FPGAs processed on a QML-certified line
Extensive packaging options
s
s
s
s
s
s
Table 1. ATT3000 Series FPGAs
FPGA
ATT3020
ATT3030
ATT3042
ATT3064
ATT3090
Max
Logic
Gates
1,500
2,000
3,000
4,500
6,000
Typical Gate
Range
1,000—1,500
1,500—2,000
2,000—3,000
3,500—4,500
5,000—6,000
Configurable
Logic
Blocks
64
100
144
224
320
Array
8x8
10 x 10
12 x 12
16 x 14
20 x 16
User I/Os
Max
64
80
96
120
144
Flip-
Flops
256
360
480
688
928
Horizontal
Long Lines
16
20
24
32
40
Configuration
Data Bits
14,779
22,176
30,784
46,064
64,160
How long is the national regulation for video storage?
I would like to ask, does the country have relevant laws or regulations that stipulate the minimum storage time of video recordings? Which specific regulations are they? Thank you....
xyh_521 Industrial Control Electronics
Transplantation of μC/OS-Ⅱ on MSP430F149
Through the analysis of the performance structure of TI's 16-bit microprocessor MSP430F149, combined with the portability of the embedded operating system μC/OS-Ⅱ, a method for porting the operating s...
Aguilera Microcontroller MCU
Why does an infinite loop occur?
void RTC_Configuration(void) { PWR_BackupAccessCmd(ENABLE); BKP_DeInit(); RCC_LSEConfig(RCC_LSE_ON); while(RCC_GetFlagStatus(RCC_FLAG_LSERDY) == RESET); RCC_RTCCLKConfig(RCC_RTCCLKSource_LSE); RCC_RTC...
picturehero1981 stm32/stm8
Can't understand foreign web pages
I don't know which section to post to. Since I searched for it because of wince, I'll post it to the wince section. Today I encountered a problem, 'E:\WINCE500\PBWorkspaces\t1_2440a_handheld_default\W...
huadk Embedded System
Why is the timer of STM32F030C8T6 inaccurate? [Problem Solved: Attached Solution]
[i=s]This post was last edited by ddllxxrr on 2021-2-6 09:11[/i]I use STM32F030C8T6 and I use timer delay. I want to use SYSTICK for other purposes such as OS, but I will keep it anyway. When I first ...
ddllxxrr stm32/stm8
SPI Problem
Have you encountered the problem of SPI dead?SPI also does not work after reset.Friends who have encountered this problem, please discuss it.My problem has not been solved yet...
xiaoyanfei stm32/stm8

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2770  2098  2113  509  533  56  43  11  36  39 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号