EEWORLDEEWORLDEEWORLD

Part Number

Search

ATT3064-190J44I

Description
Field-Programmable Gate Arrays
File Size497KB,80 Pages
ManufacturerETC1
Download Datasheet View All

ATT3064-190J44I Overview

Field-Programmable Gate Arrays

Data Sheet
February 1997
ATT3000 Series Field-Programmable Gate Arrays
Features
s
Description
The CMOS ATT3000 Series Field-Programmable
Gate Array (FPGA) family provides a group of high-
density, digital integrated circuits. Their regular,
extendable, flexible, user-programmable array
architecture is composed of a configuration program
store plus three types of configurable elements: a
perimeter of I/O blocks, a core array of logic blocks,
and resources for interconnection. The general struc-
ture of an FPGA is shown in Figure 1.
The
ORCA
Foundry for ATT3000 Development Sys-
tem provides automatic place and route of netlists.
Logic and timing simulation are available as design
verification alternatives. The design editor is used for
interactive design optimization and to compile the
data pattern that represents the configuration pro-
gram.
The FPGA’s user-logic functions and interconnec-
tions are determined by the configuration program
data stored in internal static memory cells. The pro-
gram can be loaded in any of several modes to
accommodate various system requirements. The
program data resides externally in an EEPROM,
EPROM, or ROM on the application circuit board, or
on a floppy disk or hard disk. On-chip initialization
logic provides for optional automatic loading of pro-
gram data at powerup. A serial configuration PROM
can provide a very simple serial configuration pro-
gram storage.
*
Xilinx, XC3000,
and
XC3100
are registered trademarks of
Xilinx, Inc.
High performance:
— Up to 270 MHz toggle rates
— 4-input LUT delays <2.7 ns
User-programmable gate arrays
— Unlimited reprogrammability
— Easy design iteration through in-system
logic changes
Flexible array architecture:
— Compatible arrays ranging from 1500 to
6000 gate logic complexity
— Extensive register, combinatorial, and I/O
capabilities
— Low-skew clock nets
— High fan-out signal distribution
— Internal 3-state bus capabilities
— TTL or CMOS input thresholds
— On-chip oscillator amplifier
Standard product availability:
— Low-power 0.55 µm CMOS, static memory
technology
— Pin-for-pin compatible with
Xilinx* XC3000*
and
XC3100*
families
— Cost-effective for volume production
— 100% factory pretested
— Selectable configuration modes
ORCA™
Foundry for ATT3000 Development
System support
All FPGAs processed on a QML-certified line
Extensive packaging options
s
s
s
s
s
s
Table 1. ATT3000 Series FPGAs
FPGA
ATT3020
ATT3030
ATT3042
ATT3064
ATT3090
Max
Logic
Gates
1,500
2,000
3,000
4,500
6,000
Typical Gate
Range
1,000—1,500
1,500—2,000
2,000—3,000
3,500—4,500
5,000—6,000
Configurable
Logic
Blocks
64
100
144
224
320
Array
8x8
10 x 10
12 x 12
16 x 14
20 x 16
User I/Os
Max
64
80
96
120
144
Flip-
Flops
256
360
480
688
928
Horizontal
Long Lines
16
20
24
32
40
Configuration
Data Bits
14,779
22,176
30,784
46,064
64,160
Questions about TIVA routines
I downloaded the demo yesterday. Then I copied the LCD demo of CH3_1 to my own project and included other .C .H. : After compiling, the following errors occurred: "../main.c", line 156: warning #225-D...
过客浅 Microcontroller MCU
Application of frequency conversion control and human-machine interface in paper machine
The requirements of paper machines for frequency conversion control and the basic control methods of multi-drive systems are introduced, with emphasis on the communication of the human-machine interfa...
frozenviolet Industrial Control Electronics
MicroPython firmware for the Nucleo-F091RC development board
The micropython firmware of the Nucleo-F091RC development board can be written through STLink and then reset. It needs to be connected through terminal software. [list] [*] [/list] [b][color=#5E7384]T...
dcexpert MicroPython Open Source section
Digital tube problem of electronic clock
Dear masters, the digital tubes of the electronic clock I simulated cannot display at the same time. I hope you can give me some advice: Simulation diagram:Program: S_SET BIT P1.0 ;digital clock secon...
laohuaji MCU
Strange problem when STM8s is compiled with STVD, which expert can answer it?
[color=#000080]The problem is as described in the title, the problem occurs in stm8_interrupt_vector.c, and there is no problem when the same code and variables are moved to main.c. It's so strange! T...
senkan2013 stm32/stm8

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2075  922  2312  1198  1893  42  19  47  25  39 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号