EEWORLDEEWORLDEEWORLD

Part Number

Search

CDS-1402MM

Description
SAMPLE AND HOLD AMPLIFIER, 0.1 us ACQUISITION TIME, CDIP24
Categoryaccessories   
File Size202KB,8 Pages
ManufacturerETC1
Download Datasheet Compare View All

CDS-1402MM Overview

SAMPLE AND HOLD AMPLIFIER, 0.1 us ACQUISITION TIME, CDIP24

®
®
CDS-1402
14-Bit, Very Fast Settling
Correlated Double Sampling Circuit
FEATURES
Use with 10 to 14-bit A/D converters
5 Megapixels/second minimum throughput (14 bits)
±2.5V input/output ranges, Gain = –1
Low noise, 200µVrms
Two independent S/H amplifiers
Gain matching between S/H's
Offset adjustments for each S/H
Four external A/D control lines
Small package, 24-pin ceramic DDIP
Low power, 350mW
Low cost
INPUT/OUTPUT CONNECTIONS
PIN
1
2
3
4
5
6
7
8
9
10
11
12
FUNCTION
OFFSET ADJUST V1
DO NOT CONNECT
ANALOG INPUT 1
ANALOG INPUT 2
ANALOG GROUND
S/H1 OUT
S/H1 ROUT
S/H2 SUMMING NODE
OFFSET ADJUST V2
DO NOT CONNECT
S/H1 COMMAND
S/H2 COMMAND
PIN
24
23
22
21
20
19
18
17
16
15
14
13
FUNCTION
+5V ANALOG SUPPLY
ANALOG GROUND
V OUT
ANALOG GROUND
A/D CLOCK2
A/D CLOCK2
A/D CLOCK1
A/D CLOCK1
+5V DIGITAL SUPPLY
DIGITAL GROUND
ANALOG GROUND
–5V ANALOG SUPPLY
GENERAL DESCRIPTION
The CDS-1402 is an application-specific, correlated double
sampling (CDS) circuit designed for electronic-imaging
applications that employ CCD's (charge coupled devices) as
their photodetector. The CDS-1402 has been optimized for
use in digital video applications that employ 10 to 14-bit A/D
converters. The low-noise CDS-1402 can accurately
determine each pixel's true video signal level by sequentially
sampling the pixel's offset signal and its video signal and
subtracting the two. The result is that the consequences of
residual charge, charge injection and low-frequency "kTC"
noise on the CCD's output floating capacitor are effectively
eliminated. The CDS-1402 can also be used as a dual
sample-hold amplifier in a data acquisition system.
The CDS-1402 contains two sample-hold amplifiers and
appropriate support/control circuitry. Features include
independent offset-adjust capability for each S/H,
adjustment for matching gain between the two S/H's,
and four control lines for triggering the A/D converter used in
conjunction with the CDS-1402. The CDS circuit's "ping-
pong" timing approach (the offset signal of the "n+1" pixel can
be acquired while the video output of the "nth" pixel is being
converted) guarantees a minimum throughput, in a 14-bit
application, of 5MHz. In other words, the true video signal
(minus offset) will be available
(continued on page 3)
100k
OFFSET ADJUST V1
DO NOT CONNECT
1
2
500
ANALOG INPUT 1
3
500
50
C
H
7
S/H1 ROUT
S/H 1
+
6
S/H1 OUT
OPTIONAL
OFFSET ADJUST V2 9
100k
450
500
DO NOT CONNECT 10
500
ANALOG INPUT 2
4
8
S/H2
SUMMING NODE
C
H
S/H 2
+
22 V OUT
S/H1 COMMAND 11
18 A/D CLOCK 1
17 A/D CLOCK 1
S/H2 COMMAND 12
19 A/D CLOCK 2
20 A/D CLOCK 2
5, 14, 21, 23
ANALOG GROUND
24
+5V ANALOG
SUPPLY
13
–5V ANALOG
SUPPLY
16
+5V DIGITAL
SUPPLY
15
DIGITAL
GROUND
Figure 1. CDS-1402 Functional Block Diagram
DATEL, Inc., 11 Cabot Boulevard, Mansfield, MA 02048-1151 (U.S.A.)
Tel: (508) 339-3000 Fax: (508) 339-6356
For immediate assistance: (800) 233-2765

CDS-1402MM Related Products

CDS-1402MM CDS-1402 CDS-1402MC CDS1402
Description SAMPLE AND HOLD AMPLIFIER, 0.1 us ACQUISITION TIME, CDIP24 SAMPLE AND HOLD AMPLIFIER, 0.06 us ACQUISITION TIME, CDIP24 SAMPLE AND HOLD AMPLIFIER, 0.06 us ACQUISITION TIME, CDIP24 SAMPLE AND HOLD AMPLIFIER, 0.06 us ACQUISITION TIME, CDIP24

Recommended Resources

Popular Articles

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1525  587  1271  1131  519  31  12  26  23  11 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号