EEWORLDEEWORLDEEWORLD

Part Number

Search

L3L1ZC473MAB1S

Description
Ceramic Capacitor, Multilayer, Ceramic, 10V, 20% +Tol, 20% -Tol, X7R, 15% TC, 0.047uF, Surface Mount, 0612, CHIP
CategoryPassive components    capacitor   
File Size158KB,4 Pages
ManufacturerAVX
Download Datasheet Parametric View All

L3L1ZC473MAB1S Overview

Ceramic Capacitor, Multilayer, Ceramic, 10V, 20% +Tol, 20% -Tol, X7R, 15% TC, 0.047uF, Surface Mount, 0612, CHIP

L3L1ZC473MAB1S Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerAVX
package instruction, 0612
Reach Compliance Code_compli
ECCN codeEAR99
capacitance0.047 µF
Capacitor typeCERAMIC CAPACITOR
dielectric materialsCERAMIC
high0.55 mm
JESD-609 codee0
length3.2 mm
Manufacturer's serial numberL3
Installation featuresSURFACE MOUNT
multi-layerYes
negative tolerance20%
Number of terminals2
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package shapeRECTANGULAR PACKAGE
Package formSMT
method of packingTR, 7 INCH
positive tolerance20%
Rated (DC) voltage (URdc)10 V
seriesL
size code0612
surface mountYES
Temperature characteristic codeX7R
Temperature Coefficient15% ppm/°C
Terminal surfaceTin/Lead (Sn/Pb)
Terminal shapeWRAPAROUND
width1.6 mm
Low Inductance Capacitors
Introduction
The signal integrity characteristics of a Power Delivery
Network (PDN) are becoming critical aspects of board level
and semiconductor package designs due to higher operating
frequencies, larger power demands, and the ever shrinking
lower and upper voltage limits around low operating voltages.
These power system challenges are coming from mainstream
designs with operating frequencies of 300MHz or greater,
modest ICs with power demand of 15 watts or more, and
operating voltages below 3 volts.
The classic PDN topology is comprised of a series of
capacitor stages. Figure 1 is an example of this architecture
with multiple capacitor stages.
An ideal capacitor can transfer all its stored energy to a load
instantly. A real capacitor has parasitics that prevent
instantaneous transfer of a capacitor’s stored energy. The
true nature of a capacitor can be modeled as an RLC
equivalent circuit. For most simulation purposes, it is possible
to model the characteristics of a real capacitor with one
Slowest Capacitors
capacitor, one resistor, and one inductor. The RLC values in
this model are commonly referred to as equivalent series
capacitance (ESC), equivalent series resistance (ESR), and
equivalent series inductance (ESL).
The ESL of a capacitor determines the speed of energy
transfer to a load. The lower the ESL of a capacitor, the faster
that energy can be transferred to a load. Historically, there
has been a tradeoff between energy storage (capacitance)
and inductance (speed of energy delivery). Low ESL devices
typically have low capacitance. Likewise, higher capacitance
devices typically have higher ESLs. This tradeoff between
ESL (speed of energy delivery) and capacitance (energy
storage) drives the PDN design topology that places the
fastest low ESL capacitors as close to the load as possible.
Low Inductance MLCCs are found on semiconductor
packages and on boards as close as possible to the load.
Fastest Capacitors
Semiconductor Product
VR
Bulk
Board-Level
Package-Level
Die-Level
Low Inductance Decoupling Capacitors
Figure 1 Classic Power Delivery Network (PDN) Architecture
LOW INDUCTANCE CHIP CAPACITORS
The key physical characteristic determining equivalent series
inductance (ESL) of a capacitor is the size of the current loop
it creates. The smaller the current loop, the lower the ESL. A
standard surface mount MLCC is rectangular in shape with
electrical terminations on its shorter sides. A Low Inductance
Chip Capacitor (LICC) sometimes referred to as Reverse
Geometry Capacitor (RGC) has its terminations on the longer
side of its rectangular shape.
When the distance between terminations is reduced, the size
of the current loop is reduced. Since the size of the current
loop is the primary driver of inductance, an 0306 with a
smaller current loop has significantly lower ESL then an 0603.
The reduction in ESL varies by EIA size, however, ESL is
typically reduced 60% or more with an LICC versus a
standard MLCC.
INTERDIGITATED CAPACITORS
The size of a current loop has the greatest impact on the ESL
characteristics of a surface mount capacitor. There is a
secondary method for decreasing the ESL of a capacitor.
This secondary method uses adjacent opposing current
loops to reduce ESL. The InterDigitated Capacitor (IDC)
utilizes both primary and secondary methods of reducing
inductance. The IDC architecture shrinks the distance
between terminations to minimize the current loop size, then
further reduces inductance by creating adjacent opposing
current loops.
An IDC is one single capacitor with an internal structure that
has been optimized for low ESL. Similar to standard MLCC
versus LICCs, the reduction in ESL varies by EIA case size.
Typically, for the same EIA size, an IDC delivers an ESL that
is at least 80% lower than an MLCC.
59
Playing Tetris can help relieve depression
Playing Tetris after a traumatic event can reduce symptoms of post-traumatic stress disorder. British researchers have found that playing Tetris soon after a traumatic event can help erase painful mem...
shuangshumei Talking
MAX761 output voltage is incorrect
Could any of you please give me some advice? I want to build a +5V to +12V circuit using the MAX761 power chip. I soldered one according to the typical application circuit on the datasheet, but the ou...
hcuolel Power technology
Wince stability issue, welcome to discuss
I am working on wince+2440 recently. The product I designed is an outdoor unattended product. I have always been concerned about whether wince can run stably and reliably for several consecutive years...
guanliheng Embedded System
I would like to ask an expert to enlighten me, why can an operating system be installed on different CPUs?
For example, AMD and INTEL CPUs, or other brands of CPUs, such as Apple CPUs, use different instruction systems. If an instruction occupies 2 bytes, then the content of these two bytes should be diffe...
5042650 Embedded System
Basic concepts involved in power meter error measurement
[b][font=宋体][size=3]The study of error theory is to try to reduce the error according to the law of error under certain measurement conditions, and to reasonably design and organize experiments accord...
yunrun Industrial Control Electronics
FPGA (VII): Flip-flops and latches
[font=微软雅黑][size=4] In most digital systems, in addition to the combinational logic circuits with logical operations and arithmetic functions, circuits with storage functions are also required. Combin...
凔海 FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 959  1187  2095  777  2221  20  24  43  16  45 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号