EEWORLDEEWORLDEEWORLD

Part Number

Search

A54SX32-PQ208MX79

Description
Field Programmable Gate Array, 2880 CLBs, 32000 Gates, 240MHz, 2880-Cell, CMOS, PQFP208, PLASTIC, MO-143, QFP-208
CategoryProgrammable logic devices    Programmable logic   
File Size488KB,64 Pages
ManufacturerActel
Websitehttp://www.actel.com/
Environmental Compliance
Download Datasheet Parametric View All

A54SX32-PQ208MX79 Overview

Field Programmable Gate Array, 2880 CLBs, 32000 Gates, 240MHz, 2880-Cell, CMOS, PQFP208, PLASTIC, MO-143, QFP-208

A54SX32-PQ208MX79 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerActel
package instructionPLASTIC, MO-143, QFP-208
Reach Compliance Codecompli
Other featuresCAN ALSO BE OPERATED AT 5V; 48000 SYSTEM GATES ALSO AVAILABLE
maximum clock frequency240 MHz
Combined latency of CLB-Max0.9 ns
JESD-30 codeS-PQFP-G208
JESD-609 codee3
length28 mm
Humidity sensitivity level3
Configurable number of logic blocks2880
Equivalent number of gates32000
Number of entries174
Number of logical units2880
Output times174
Number of terminals208
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize2880 CLBS, 32000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeFQFP
Encapsulate equivalent codeQFP208,1.2SQ,20
Package shapeSQUARE
Package formFLATPACK, FINE PITCH
Peak Reflow Temperature (Celsius)260
power supply3.3,5 V
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height4.1 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTIN
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
Maximum time at peak reflow temperature30
width28 mm
v3.2
SX Family FPGAs
u e
Leading Edge Performance
320 MHz Internal Performance
3.7 ns Clock-to-Out (Pin-to-Pin)
0.1 ns Input Setup
0.25 ns Clock Skew
Features
66 MHz PCI
CPLD and FPGA Integration
Single-Chip Solution
100% Resource Utilization with 100% Pin Locking
3.3 V and 5.0 V Operation with 5.0 V Input Tolerance
Very Low Power Consumption
Deterministic, User-Controllable Timing
Unique In-System Diagnostic and Debug Capability
with Silicon Explorer II
Boundary Scan Testing in Compliance with IEEE
Standard 1149.1 (JTAG)
Secure Programming Technology Prevents Reverse
Engineering and Design Theft
Specifications
12,000 to 48,000 System Gates
Up to 249 User-Programmable I/O Pins
Up to 1,080 Flip-Flops
0.35 µ CMOS
SX Product Profile
Device
Capacity
Typical Gates
System Gates
Logic Modules
Combinatorial Cells
Register Cells (Dedicated Flip-Flops)
Maximum User I/Os
Clocks
JTAG
PCI
Clock-to-Out
Input Setup (external)
Speed Grades
Temperature Grades
Packages (by pin count)
PLCC
PQFP
VQFP
TQFP
PBGA
FBGA
A54SX08
8,000
12,000
768
512
256
130
3
Yes
3.7 ns
0.8 ns
Std, –1, –2, –3
C, I, M
84
208
100
144, 176
144
A54SX16
16,000
24,000
1,452
924
528
175
3
Yes
3.9 ns
0.5 ns
Std, –1, –2, –3
C, I, M
208
100
176
A54SX16P
16,000
24,000
1,452
924
528
175
3
Yes
Yes
4.4 ns
0.5 ns
Std, –1, –2, –3
C, I, M
208
100
144, 176
A54SX32
32,000
48,000
2,880
1,800
1,080
249
3
Yes
4.6 ns
0.1 ns
Std, –1, –2, –3
C, I, M
208
144, 176
313, 329
June 2006
© 2006 Actel Corporation
i
See the Actel website for the latest version of the datasheet.
STM32 (cortex_m3) interrupt problem
Regarding the interruption problem of STM32 (cortex_m3). I am using STM32 Primer to write and debug some small programs (such as LED lighting). It is easy to write without using key interruption. The ...
mcuwing stm32/stm8
How to burn a bitmap file in flash, and then read this file and display it as a logo when eboot starts?
I want to burn a bitmap file in flash, and then read this file and display it as logo when eboot starts. As for burning the bitmap, I used vivi to divide a 1M area called logo, and then used the comma...
yewuyi Embedded System
The role of static in C language
In C language, the literal meaning of static can easily lead us astray, but it actually has three functions. (1) Let’s start with the first and most important one: hiding. When we compile multiple fil...
灞波儿奔 DSP and ARM Processors
Application of digital temperature sensor DS1820
[i=s]This post was last edited by paulhyde on 2014-9-15 09:40[/i] [size=10.5pt]DS18B20[font=宋体]Digital tube temperature display[/font][/size] [size=10.5pt][font=宋体]Brief description: Detect DS18B20 wh...
yandaoyiyan Electronics Design Contest
【Repost】13 tips on developing wearable devices
[i=s]This post was last edited by jameswangsynnex on 2015-3-3 20:03[/i] [p=20, null, left][font=Verdana, sans-serif][size=4][color=#000000][backcolor=white]Wearable devices are the hottest technology ...
wstt Mobile and portable
How to solve the problem of sign bit extension in VHDL
Sign bit extension is often used in digital signal processing. If the number of bits extended is small, such as the sign bit extension of 1 bit, then the bit splicing method can be used. However, if t...
eeleader FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 685  2400  2462  2398  1990  14  49  50  41  3 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号