EEWORLDEEWORLDEEWORLD

Part Number

Search

PCX8548EMVGHAQJA

Description
Microprocessor, 32-Bit, 1000MHz, CMOS, CBGA783, 29 X 29 MM, 1 MM PITCH, CERAMIC, BGA-783
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size2MB,115 Pages
Manufacturere2v technologies
Download Datasheet Parametric View All

PCX8548EMVGHAQJA Overview

Microprocessor, 32-Bit, 1000MHz, CMOS, CBGA783, 29 X 29 MM, 1 MM PITCH, CERAMIC, BGA-783

PCX8548EMVGHAQJA Parametric

Parameter NameAttribute value
Makere2v technologies
Parts packaging codeBGA
package instructionBGA,
Contacts783
Reach Compliance Codeunknow
ECCN code3A001.A.2.C
Address bus width64
bit size32
boundary scanYES
maximum clock frequency133 MHz
External data bus width64
FormatFLOATING POINT
Integrated cacheYES
JESD-30 codeS-CBGA-B783
JESD-609 codee0
length29 mm
low power modeYES
Number of terminals783
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeBGA
Package shapeSQUARE
Package formGRID ARRAY
Maximum seat height3.38 mm
speed1000 MHz
Maximum supply voltage1.155 V
Minimum supply voltage1.045 V
Nominal supply voltage1.1 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTIN LEAD SILVER
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width29 mm
uPs/uCs/peripheral integrated circuit typeMICROPROCESSOR
PC8548E
PowerQUICC III Integrated Processor
Datasheet
Features
Embedded e500 Core, Initial Offerings up to 1.2 GHz
– Dual Dispatch Superscalar, 7-stage Pipeline Design with out-of-order Issue and
Execution
– 3065 MIPS at 1333 MHz (Estimated Dhrystone 2.1)
36-bit Physical Addressing
Enhanced Hardware and Software Debug Support
Double-precision Embedded Scalar and Vector Floating-point APUs
Memory Management Unit (MMU)
Integrated L1/L2 Cache
– L1 Cache-32 KB Data and 32 KB Instruction Cache with Line-locking Support
– L2 Cache-512 KB (8-Way Set Associative); 512 KB/256 KB/128 KB/64 KB Can Be Used As SRAM
– L1 and L2 Hardware Coherency
– L2 Configurable As SRAM, Cache and I/O Transactions Can Be Stashed Into L2 Cache Regions
Integrated DDR Memory Controller With Full ECC Support, Supporting:
– 200 MHz Clock Rate (400 MHz Data Rate), 64-bit, 2.5V/2.6V I/O, DDR SDRAM
Integrated Security Engine Supporting DES, 3DES, MD-5, SHA-1/2, AES, RSA, RNG, Kasumi F8/F9 and ARC-4 Encryption
Algorithms
Four On-chip Triple-speed Ethernet Controllers (GMACs) Supporting 10- and 100-Mbps, and 1-Gbps Ethernet/IEEE*802.3
Networks with MII, RMII, GMII, RGMII, RTBI and TBI Physical Interfaces
– TCP/IP Checksum Acceleration
– Advanced QoS Features
General-purpose I/O (GPIO)
Serial RapidIO and PCI Express High-speed Interconnect Interfaces, Supporting
– Single x8 PCI Express, or Single x4 PCI Express and Single 4x Serial RapidIO
On-chip Network (OCeaN) Switch Fabric
Multiple PCI Interface Support
– 64-bit PCI 2.2 Bus Controller (Up to 66 MHz, 3.3V I/O)
– 64-bit PCI-X Bus Controller (Up to 133 MHz, 3.3V I/O), or Flexibility to Configure Two 32-bit PCI Controllers
166 MHz, 32-bit, 3.3V I/O, Local Bus with Memory Controller
Integrated Four-channel DMA Controller
Dual I2C and Dual Universal Asynchronous Receiver/Transmitter (DUAR) Support
Programmable Interrupt Controller (PIC), IEEE 1149.1 JTAG Test Access Port
1.1V Core Voltage with 3.3V and 2.5V I/O, 783-pin HITCE Package
Visit our website: www.e2v.com
for the latest version of the datasheet
e2v semiconductors SAS 2010
0831H–HIREL–11/10
Design and test considerations during development of embedded drive-by-wire systems
Model-Based Design has made it possible to automatically generate compiled software from models when developing a large number of automotive embedded systems. However, this work requires the support o...
frozenviolet Automotive Electronics
[Notes]. How to make Nios II soft core run on SRAM. [Nios II] [Memory]
For example: 256k * 16bit ISSI IS61LV25616AL-10TL Method: Download the IP provided by Altera, select the DE1 option, and you can use it (not necessarily on DE1, other boards with this type of SRAM can...
yuphone FPGA/CPLD
14 DSP experimental programs
Suitable for beginners...
zhaibo11 Microcontroller MCU
The New York Times: Apple may become the Microsoft of the smartphone industry
[b]Sohu IT Translation[/b] The New York Times online version wrote yesterday that the emergence of the iPhone App Store has subverted the smartphone industry and created great competition for other mo...
lopopo Talking
About calling files in the directory
As the title says, I just want to retrieve all the files in a directory (I don't know how many files there are in this directory before), and then assign them one by one to an array of strings. Is thi...
freeaqi Embedded System
CRC check source code analysis
CRC check source code analysis...
lorant Test/Measurement

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1011  2635  1470  1301  2343  21  54  30  27  48 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号