EEWORLDEEWORLDEEWORLD

Part Number

Search

Z59C1G01408QBUP3E

Description
DDR DRAM, 256MX4, CMOS, PBGA68, GREEN, FBGA-68
Categorystorage    storage   
File Size988KB,82 Pages
ManufacturerProMOS Technologies Inc
Download Datasheet Parametric View All

Z59C1G01408QBUP3E Overview

DDR DRAM, 256MX4, CMOS, PBGA68, GREEN, FBGA-68

Z59C1G01408QBUP3E Parametric

Parameter NameAttribute value
MakerProMOS Technologies Inc
Parts packaging codeBGA
package instructionGREEN, FBGA-68
Contacts68
Reach Compliance Codecompli
ECCN codeEAR99
access modeMULTI BANK PAGE BURST
Other featuresAUTO/SELF REFRESH
JESD-30 codeR-PBGA-B68
length13.65 mm
memory density1073741824 bi
Memory IC TypeDDR DRAM
memory width4
Number of functions1
Number of ports1
Number of terminals68
word count268435456 words
character code256000000
Operating modeSYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
organize256MX4
Package body materialPLASTIC/EPOXY
encapsulated codeTFBGA
Package shapeRECTANGULAR
Package formGRID ARRAY
Certification statusNot Qualified
Maximum seat height1.2 mm
self refreshYES
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
width8 mm
V59C1G01(408/808/168)QB
HIGH PERFORMANCE 1Gbit DDR2 SDRAM
8 BANKS X 32Mbit X 4 (408)
8 BANKS X 16Mbit X 8 (808)
8 BANKS X 8Mbit X 16 (168)
3
DDR2-667
Clock Cycle Time (t
CK3
)
Clock Cycle Time (t
CK4
)
Clock Cycle Time (t
CK5
)
Clock Cycle Time (t
CK6
)
Clock Cycle Time (t
CK7
)
System Frequency (f
CK max
)
5ns
3.75ns
3ns
3ns
3ns
333 MHz
25A
DDR2-800
5ns
3.75ns
3ns
2.5ns
2.5ns
400 MHz
25
DDR2-800
5ns
3.75ns
2.5ns
2.5ns
2.5ns
400 MHz
PRELIMINARY
19A
DDR2-1066
5ns
3.75ns
3ns
2.5ns
1.875ns
533 MHz
Features
High speed data transfer rates with system frequency
up to 533 MHz
8 internal banks for concurrent operation
4-bit prefetch architecture
Programmable CAS Latency: 3, 4 ,5 , 6 and 7
Programmable Additive Latency:0, 1, 2, 3 , 4, 5 and 6
Write Latency=Read Latency-1
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length: 4 and 8
Automatic and Controlled Precharge Command
Power Down Mode
Auto Refresh and Self Refresh
Refresh Interval: 7.8 us (8192 cycles/64 ms) Tcase
between 0
o
C and 85
o
C
OCD (Off-Chip Driver Impendance Adjustment)
ODT (On-Die Termination)
Weak Strength Data-Output Driver Option
Bidirectional differential Data Strobe (Single-ended
data-strobe is an optional feature)
On-Chip DLL aligns DQ and DQs transitions with CK
transitions
DQS can be disabled for single-ended data strobe
Read Data Strobe (RDQS) supported (x8 only)
Differential clock inputs CK and CK
JEDEC Power Supply 1.8V ± 0.1V
VDDQ=1.8V ± 0.1V
Available in 68-ball FBGA for x4 and x8 component or
84-ball FBGA for x16 component
RoHS compliant
PASR Partial Array Self Refresh
tRAS lockout supported
Description
The V59C1G01(408/808/168)QB is a eight bank DDR
DRAM organized as 8 banks x 32Mbit x 4 (408), 8 banks x
16Mbit x 8 (808), or 8 banks x 8Mbit x 16 (168). The
V59C1G01(408/808/168)QB achieves high speed data
transfer rates by employing a chip architecture that
prefetches multiple bits and then synchronizes the output
data to a system clock.
The chip is designed to comply with the following key
DDR2 SDRAM features:(1) posted CAS with additive la-
tency, (2)write latency=read latency-1, (3)Off-chip Driv-
er(OCD) impedance adjustment, (4) On Die Termination.
All of the control, address, circuits are synchronized
with the positive edge of an externally supplied clock. I/O
s are synchronized with a pair of bidirectional strobes
(DQS, DQS) in a source synchronous fashion.
Operating the eight memory banks in an interleaved
fashion allows random access operation to occur at a
higher rate than is possible with standard DRAMs. A se-
quential and gapless data rate is possible depending on
burst length, CAS latency and speed grade of the device.
Available Speed
Table 1:
Grade
Grade
-3 (DDR2-667)
-25A (DDR2-800)
-25 (DDR2-800)
-19A (DDR2-1066)
CL
5
6
5
7
tRCD
5
6
5
7
tRP
5
6
5
7
Unit
CLK
CLK
CLK
CLK
Device Usage Chart
Operating
Temperature
Range
0°C to 85°C
V59C1G01(408/808/168)QB Rev.1.0 June 2008
Package Outline
68 ball FBGA
84 ball FBGA
CK Cycle Time (ns)
-3
Power
Std.
-25A
-25
-19A
L
Temperature
Mark
Blank
1
How to setup SPI1 and write interrupt handler, preferably without using a library
Can anyone provide me with an SPI 1 program in interrupt master mode for reference? It's best not to use the library. I've been working on it for a few days, but I can only interrupt once after settin...
q91391 stm32/stm8
How does this crossover distortion occur?
How does this crossover distortion occur? When the input signal is near 0V, there is no potential difference between the base and emitter. I don't quite understand this sentence. Could someone explain...
wzp2007 Analog electronics
Newbies seeking science popularization [Sensor category]
[align=left][backcolor=rgb(255,255,255)]I am a novice and my understanding of sensors is not good enough. Today I encountered a problem, that is, I don’t know how to use the 400P/R incremental rotary ...
weibiki Industrial Control Electronics
32768 crystal oscillator, using BASIC TIMER, to make an accurate clock, what is wrong with the following program?
I use ACLK/256and set the interrupt frequency selection bits IP2 and IP1, so the interrupt frequency isACLK/256=128128/128=1, which means one interrupt per second?Why is there such a large error of 15...
比尔盖茨 Microcontroller MCU
Why can't the file be saved after it is copied to my documents and restarted?
Why do files copied on Sansung 2440 no longer exist after reboot?...
duibuqi Embedded System
Discussion about MicroPython Engineer's Pocket Toolbox
I am going to design a pocket toolbox for engineers based on [b]MicroPython[/b]. The main purpose is to be a practical tool, not just a development board or a learning board. [b]Main purpose[/b] [list...
dcexpert MicroPython Open Source section

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 55  1217  912  1438  2  2  25  19  29  1 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号