EEWORLDEEWORLDEEWORLD

Part Number

Search

CY28411ZXCT-1

Description
266 MHz, PROC SPECIFIC CLOCK GENERATOR, PDSO56
Categorysemiconductor    The embedded processor and controller   
File Size243KB,19 Pages
ManufacturerCypress Semiconductor
Download Datasheet Parametric View All

CY28411ZXCT-1 Overview

266 MHz, PROC SPECIFIC CLOCK GENERATOR, PDSO56

CY28411ZXCT-1 Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals56
Maximum operating temperature85 Cel
Minimum operating temperature0.0 Cel
Maximum supply/operating voltage3.46 V
Minimum supply/operating voltage3.14 V
Rated supply voltage3.3 V
Processing package description6 × 12 MM, lead FREE, MO-153, TSSOP2-56
Lead-freeYes
EU RoHS regulationsYes
stateDISCONTINUED
packaging shapeRectangle
Package SizeSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
surface mountYes
Terminal formGULL WING
Terminal spacing0.5000 mm
terminal coatingNickel Palladium
Terminal locationpair
Packaging MaterialsPlastic/Epoxy
Temperature levelother
different output frequencies100; 96; 48; 33; 14.318
Microprocessor typePROC specific clock generator
Maximum FCLK output frequency266 MHz
Rated master clock crystal frequency14.32 mHz
CY28411-1
Clock Generator for Intel
Alviso Chipset
Features
• Compliant to Intel
CK410M
• Supports Intel Pentium-M CPU
• Selectable CPU frequencies
• Differential CPU clock pairs
• 100-MHz differential SRC clocks
• 96-MHz differential dot clock
• 48-MHz USB clocks
• 33-MHz PCI clock
• Low-voltage frequency select input
• I
2
C support with readback capabilities
• Ideal Lexmark Spread Spectrum profile for maximum
electromagnetic interference (EMI) reduction
• 3.3V power supply
• 56-pin SSOP and TSSOP packages
CPU
x2 / x3
SRC
x7 / x8
PCI
x6
REF
x1
DOT96
x1
USB_48
x1
Block Diagram
XIN
XOUT
CPU_STP#
PCI_STP#
FS_[C:A]
VTT_PWRGD#
IREF
Pin Configuration
VDD_PCI
VSS_PCI
PCI3
VDD_CPU
PCI4
CPUT[0:1], CPUC[0:1],
CPU(T/C)2_ITP]
PCI5
VDD_SRC
VSS_PCI
SRCT[0:6], SRCC[0:6]
VDD_PCI
PCIF0/ITP_EN
PCIF1
VTT_PWRGD#/PD
VDD_PCI
VDD_48
PCI[2:5]
USB_48/FS_A
VDD_PCIF
VSS_48
PCIF[0:1]
DOT96T
DOT96C
VDD_48 MHz
FS_B/TEST_MODE
DOT96T
SRCT0
DOT96C
SRCC0
USB_48
SRCT1
SRCC1
VDD_SRC
SRCT2
SRCC2
SRCT3
SRCC3
SRC4_SATAT
SRC4_SATAC
VDD_SRC
VDD_REF
REF
XTAL
OSC
PLL1
PLL Ref Freq
Divider
Network
PD
PLL2
SDATA
SCLK
I
2
C
Logic
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
PCI2
PCI_STP#
CPU_STP#
FS_C/TEST_SEL
REF
VSS_REF
XIN
XOUT
VDD_REF
SDATA
SCLK
VSS_CPU
CPUT0
CPUC0
VDD_CPU
CPUT1
CPUC1
IREF
VSSA
VDDA
CPUT2_ITP/SRCT7
CPUC2_ITP/SRCC7
VDD_SRC
SRCT6
SRCC6
SRCT5
SRCC5
VSS_SRC
56 SSOP/TSSOP
Cypress Semiconductor Corporation
Document #: 38-07694 Rev. *B
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised March 10, 2005
CY28411-1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1617  1418  2782  1643  296  33  29  57  34  6 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号