EEWORLDEEWORLDEEWORLD

Part Number

Search

L-LLP1608421BL1-DB

Description
Micro Peripheral IC,
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size2MB,2 Pages
ManufacturerLSC/CSI
Websitehttps://lsicsi.com
Download Datasheet Parametric Compare View All

L-LLP1608421BL1-DB Overview

Micro Peripheral IC,

L-LLP1608421BL1-DB Parametric

Parameter NameAttribute value
MakerLSC/CSI
package instruction,
Reach Compliance Codeunknow
Product Brief
LLP
Link Layer Processor
F e at u r e s
n
Overview
channels (transmit and receive, 56 kbits/s to
2.048 Mbits/s data rate per HDLC channel).
— Up to 128 PPP channels on any of up to 84
links, 84 ML PPP bundles, bundle sizes from
1-128 PPP channels.
— ML/MC/PPP support for up to 16 classes.
— Simultaneous processing for various packet
types: generic, PPP, ML/PPP, and ML/MC/PPP.
—Packet size up to 9600 bytes.
n
Line interfaces:
— Up to 155 Mbits/s bidirectional
bandwidth through channelized
OC-3/STM-1:
• Up to three NSMI ports (51.84 Mbits/s
each) supporting up to 84 DS1/J1 links
or 63 E1 links.
— Supports up to 16 LIU ports with
internal framer.
— Four synchronous CHI ports for direct
TDM interface to time-slot interchanger
(TSI) devices.
The Link Layer Processor (LLP) offers a
highly integrated solution for multiservice
applications such as wireline access network
and 2.5G/3G wireless access applications. The
full bidirectional data bandwidth of the LLP can
be used entirely by a single protocol path or
can be simultaneously partitioned among the
three protocol paths, allowing migration from
circuit switching (TDM) to cell switching (ATM)
to packet switching (IP) on a common platform.
The LLP device supports multichannel ATM
transmission convergence (TC), inverse
multiplexing for ATM (IMA), ATM adaptation
layer type 1 segmentation and reassembly
(AAL1 SAR), multichannel high-level data
link control (HDLC), and multilink/multiclass
point-to-point protocol (ML/MC/PPP) data-link
layer functions. These protocols are processed
between DS1/E1/J1 links and industry standard
system interfaces (SPI-3, POS-PHY™ Level 2 or
UTOPIA-2).
All device features described in this product
brief are fully accessible through an LSI
supplied software package.
Subrate HDLC processing:
— Insertion and extraction for up to 64 subrate
(8 kbits/s to 64 kbits/s rate) HDLC channels.
Frame relay support:
— The LLP provides up to 672 HDLC terminations.
Transcoder rate adapter unit (TRAU) frame
support:
— Up to 940 TRAU channels with inband
messaging.
— Supports mappings of full-rate (FR), half-rate
(HR), and adaptive multirate (AMR HR) speech
into TRAU frames.
n
8-bit SPI-3 (system packet interface Level 3),
8-bit/16-bit UTOPIA Level 2, or 8-bit/16-bit
POS-PHY Level 2, multi-PHY slave system
interface.
Embedded shared RAM for storage of
payload and control structures with
optional 16-bit DDR SDRAM interface for
external memory expansion.
Fractional DS1/J1/E1 logical channel
mapping to each of the three protocol
processing paths.
Line side NxDS0 cross connect via AAL0/1
ATM protocol processing for TC/IMA:
— Support for any combination of up to 84
IMA groups or UNI links with fractional
support.
— From 1 to 32 links per IMA group.
AAL1 SAR processing:
— Up to 672 virtual circuits (VCs).
— Supports both structured data transfer
(SDT mode) and unstructured data
transfer (UDT) modes.
— Clock recovery for adaptive clocking
scheme.
— Channel associated signaling (SDT
mode).
— Partial fill of ATM cells (SDT mode).
ML/MC/PPP HDLC processing:
— HDLC framing and deframing for up to
672 HDLC
n
n
n
n
n
n
n
516-pin PBGA package (31 mm x 31 mm).
n
n

L-LLP1608421BL1-DB Related Products

L-LLP1608421BL1-DB LLP1608421BL1-DB
Description Micro Peripheral IC, Micro Peripheral IC,
Maker LSC/CSI LSC/CSI
Reach Compliance Code unknow unknow
Read the flash ID number
The target board is 270. The flash on the original board is Intel's E28F128J3. The current flash is AMD's S29GL128N. Two chips are used, each chip is 16M. The following id number execution statement t...
lemonnofeeling Embedded System
How to change the PIN pin of the segment code LCD screen with zebra stripes?
[p=28, null, left][color=#666666][font=Helvetica, "][size=14px] As for the commonly used connection methods of segment code LCD screens, we all know them. Generally, customers have already determined ...
晶拓 DIY/Open Source Hardware
My sister wants to buy a second-hand arm development board
Because of my research needs, I need to buy a second-hand development board for video surveillance. Time is limited, it is best to buy a board that has been used for research and development for a per...
rhpozyz ARM Technology
Application fields of LED display
There are many series of LED display products. According to the use environment, they are divided into indoor display screens and outdoor display screens; according to the size of the luminous pixels,...
探路者 LED Zone
Does anyone know the name of the USB 1-to-4 chip? Thanks
Does anyone know the name of the USB 1-to-4 chip? Thanks...
akpor Embedded System
There is an error in the procedure on page 86. Correction is welcome...
//Clear the LOCKA bit to erase the information area data FCTL3 = FWKEY; Flash operation, the data sheet states that the state of the LOCKA bit can only be changed by writing 1 to the LOCKA bit. The re...
an736007364 Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2147  251  1599  265  2353  44  6  33  48  9 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号