EEWORLDEEWORLDEEWORLD

Part Number

Search

R1Q2A3618BBG-40RT

Description
2MX18 QDR SRAM, PBGA165, 15 X 17 MM, 1 MM PITCH, PLASTIC, LBGA-165
Categorystorage    storage   
File Size341KB,26 Pages
ManufacturerRenesas Electronics Corporation
Websitehttps://www.renesas.com/
Download Datasheet Parametric View All

R1Q2A3618BBG-40RT Overview

2MX18 QDR SRAM, PBGA165, 15 X 17 MM, 1 MM PITCH, PLASTIC, LBGA-165

R1Q2A3618BBG-40RT Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
MakerRenesas Electronics Corporation
Parts packaging codeBGA
package instruction15 X 17 MM, 1 MM PITCH, PLASTIC, LBGA-165
Contacts165
Reach Compliance Codeunknow
ECCN code3A991.B.2.A
Maximum access time0.45 ns
Maximum clock frequency (fCLK)250 MHz
I/O typeSEPARATE
JESD-30 codeR-PBGA-B165
length17 mm
memory density37748736 bi
Memory IC TypeQDR SRAM
memory width18
Humidity sensitivity level1
Number of functions1
Number of terminals165
word count2097152 words
character code2000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize2MX18
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Encapsulate equivalent codeBGA165,11X15,40
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)225
power supply1.5/1.8,1.8 V
Certification statusNot Qualified
Maximum seat height1.46 mm
Maximum standby current0.35 A
Minimum standby current1.7 V
Maximum slew rate0.65 mA
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width15 mm
R1Q2A3636B/R1Q2A3618B/R1Q2A3609B
36-Mbit QDR™II SRAM
2-word Burst
REJ03C0341-0003
Preliminary
Rev. 0.03
Apr. 11, 2008
Description
The R1Q2A3636B is a 1,048,576-word by 36-bit, the R1Q2A3618B is a 2,097,152-word by 18-bit, and the
R1Q2A3609B is a 4,194,304-word by 9-bit synchronous quad data rate static RAM fabricated with advanced CMOS
technology using full CMOS six-transistor memory cell. It integrates unique synchronous peripheral circuitry and a
burst counter. All input registers controlled by an input clock pair (K and /K) and are latched on the positive edge of K
and /K. These products are suitable for applications which require synchronous operation, high speed, low voltage, high
density and wide bit configuration. These products are packaged in 165-pin plastic FBGA package.
Features
1.8 V
±
0.1 V power supply for core (V
DD
)
1.4 V to V
DD
power supply for I/O (V
DDQ
)
DLL circuitry for wide output data valid window and future frequency scaling
Separate independent read and write data ports with concurrent transactions
100% bus utilization DDR read and write operation
Two-tick burst for low DDR transaction size
Two input clocks (K and /K) for precise DDR timing at clock rising edges only
Two output clocks (C and /C) for precise flight time and clock skew matching-clock and data delivered together to
receiving device
Internally self-timed write control
Clock-stop capability with
µs
restart
User programmable impedance output
Fast clock cycle time: 4.0 ns (250 MHz)/5.0 ns (200 MHz)/6.0 ns (167 MHz)
Simple control logic for easy depth expansion
JTAG boundary scan
Notes: QDR RAMs and Quad Data Rate RAMs comprise a new family of products developed by Cypress
Semiconductor, IDT, NEC, Samsung, and Renesas Technology Corp.
Preliminary:
The specifications of this device are subject to change without notice. Please contact your nearest
Renesas Technology's Sales Dept. regarding specifications.
REJ03C0341-0003 Rev.0.03 Apr. 11, 2008
Page 1 of
24
File reading and character extraction issues
char pbyReadbuf[100]; CString tmpstr,temp; if( !myFile.Open(_T("\\myfile.txt"), CFile::modeRead,&e) ) { #ifdef _DEBUG afxDump << "File could not be opened " << e.m_cause << ""; #endif } myFile.Read(pb...
wwjj629 Embedded System
This is a very strange phenomenon, please help me see it.
I define an array to store different types of numbersINT8U I2cData[32];then *((INT16U*)I2cData)=1234; 1234 in hexadecimal is 0x04d2;so, it should be I2cData[0]=0xd2, I2cData[1]=0x04; butwhen I simulat...
lwhay Microcontroller MCU
There are so many activities during this period!
A friend recommended me here. As the title says, eeworld is awesome! I'd settle down here!...
空中飞猪 Talking
stm32 SMBus usart communication program
I am a novice, how to configure the usart communication of smbus in stm32, which prawn has a usable routine, please send me a copy, [url=mailto:handsome.wailin@163.com]handsome.wailin@163.com[/url]...
titans stm32/stm8
Selection of winning works of the 4th National Undergraduate Electronic Design Competition
[i=s] This post was last edited by paulhyde on 2014-9-15 09:12 [/i] Selection of winning works of the 4th National Undergraduate Electronic Design Competition...
wqd520 Electronics Design Contest
POS operating system: for ARM7 and ARM9 development boards
[i=s]This post was last edited by engineer_wubin on 2014-8-3 08:41[/i] 1 Introduction Personal Operating System (POS) is a small multi-tasking embedded operating system for microcontrollers based on A...
engineer_wubin Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2068  1407  2639  573  630  42  29  54  12  13 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号