EEWORLDEEWORLDEEWORLD

Part Number

Search

I1P-L67201V-55

Description
FIFO, 512X9, 55ns, Asynchronous, CMOS, CDIP28, 0.300 INCH, CERAMIC, DIP-28
Categorystorage    storage   
File Size147KB,16 Pages
ManufacturerAtmel (Microchip)
Download Datasheet Parametric View All

I1P-L67201V-55 Overview

FIFO, 512X9, 55ns, Asynchronous, CMOS, CDIP28, 0.300 INCH, CERAMIC, DIP-28

I1P-L67201V-55 Parametric

Parameter NameAttribute value
MakerAtmel (Microchip)
Parts packaging codeDIP
package instruction,
Contacts28
Reach Compliance Codeunknow
ECCN codeEAR99
Maximum access time55 ns
period time70 ns
JESD-30 codeR-GDIP-T28
memory density4608 bi
memory width9
Number of functions1
Number of terminals28
word count512 words
character code512
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize512X9
ExportableNO
Package body materialCERAMIC, GLASS-SEALED
Package shapeRECTANGULAR
Package formIN-LINE
Parallel/SerialPARALLEL
Certification statusNot Qualified
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountNO
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formTHROUGH-HOLE
Terminal locationDUAL
MATRA MHS
L 67201/L 67202
512
×
9 & 1K
×
9 / 3.3 Volts CMOS Parallel FIFO
Introduction
The L67201/202 implement a first-in first-out algorithm,
featuring asynchronous read/write operations. The FULL
and EMPTY flags prevent data overflow and underflow.
The Expansion logic allows unlimited expansion in word
size and depth with no timing penalties. Twin address
pointers automatically generate internal read and write
addresses, and no external address information are
required for the MHS FIFOs. Address pointers are
automatically incremented with the write pin and read
pin. The 9 bits wide data are used in data communications
applications where a parity bit for error checking is
necessary. The Retransmit pin reset the Read pointer to
zero without affecting the write pointer. This is very
useful for retransmitting data when an error is detected in
the system.
Using an array of eight transistors (8 T) memory cell and
fabricated with the state of the art 1.0
µm
lithography
named SCMOS, the L 67201/202 combine an extremely
low standby supply current (typ = 1.0
µA)
with a fast
access time at 55 ns over the full temperature range. All
versions offer battery backup data retention capability
with a typical power consumption at less than 5
µW.
For military/space applications that demand superior
levels of performance and reliability the L 67201/202 is
processed according to the methods of the latest revision
of the MIL STD 883 (class B or S) and/or ESA SCC 9000.
Features
D
D
D
D
D
First-in first-out dual port memory
Single supply 3.3
±
0.3 volts
512
×
9 organisation (L 67201)
1024
×
9 organisation (L 67202)
Fast access time
55, 60, 65 ns, commercial, industrial military and
automotive
D
Wide temperature range :
– 55
°C
to + 125
°C
D
67201L/202L low power
67201V/202V very low power
D
D
D
D
D
D
D
D
Fully expandable by word width or depth
Asynchronous read/write operations
Empty, full and half flags in single device mode
Retransmit capability
Bi-directional applications
Battery back-up operation 2 V data retention
TTL compatible
High performance SCMOS technology
Rev. C (10/11/95)
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 850  2687  159  2871  1506  18  55  4  58  31 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号