EEWORLDEEWORLDEEWORLD

Part Number

Search

ILS1-67205V-60

Description
FIFO, 8KX9, 60ns, Asynchronous, CMOS, PQCC32, PLASTIC, LCC-32
Categorystorage    storage   
File Size144KB,15 Pages
ManufacturerAtmel (Microchip)
Download Datasheet Parametric View All

ILS1-67205V-60 Overview

FIFO, 8KX9, 60ns, Asynchronous, CMOS, PQCC32, PLASTIC, LCC-32

ILS1-67205V-60 Parametric

Parameter NameAttribute value
MakerAtmel (Microchip)
Parts packaging codeQFJ
package instruction,
Contacts32
Reach Compliance Codeunknow
ECCN codeEAR99
Maximum access time60 ns
period time75 ns
JESD-30 codeR-PQCC-J32
memory density73728 bi
memory width9
Number of functions1
Number of terminals32
word count8192 words
character code8000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize8KX9
ExportableNO
Package body materialPLASTIC/EPOXY
Package shapeRECTANGULAR
Package formCHIP CARRIER
Parallel/SerialPARALLEL
Certification statusNot Qualified
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formJ BEND
Terminal locationQUAD
MATRA MHS
L 67205
8K
×
9 / 3.3 Volts CMOS Parallel FIFO
Introduction
The L67205 implements a first-in first-out algorithm,
featuring asynchronous read/write operations. The FULL
and EMPTY flags prevent data overflow and underflow.
The Expansion logic allows unlimited expansion in word
size and depth with no timing penalties. Twin address
pointers automatically generate internal read and write
addresses, and no external address information are
required for the MHS FIFOs. Address pointers are
automatically incremented with the write pin and read
pin. The 9 bits wide data are used in data communications
applications where a parity bit for error checking is
necessary. The Retransmit pin reset the Read pointer to
zero without affecting the write pointer. This is very
useful for retransmitting data when an error is detected in
the system.
Using an array of eigh transistors (8 T) memory cell and
fabricated with the state of the art 1.0
µm
lithography
named SCMOS, the L 67205 combine an extremely low
standby supply current (typ = 1.0
µA)
with a fast access
time at 55 ns over the full temperature range. All versions
offer battery backup data retention capability with a
typical power consumption at less than 5
µW.
For military/space applications that demand superior
levels of performance and reliability the L 67205 is
processed according to the methods of the latest revision
of the MIL STD 883 (class B or S) and/or ESA SCC 9000.
Features
D
D
D
D
First-in first-out dual port memory
Single supply 3.3
±
0.3 volts
8192
×
9 organisation
Fast access time
55, 60, 65 ns, commercial, industrial military
and automotive
D
Wide temperature range :
– 55
°C
to + 125
°C
D
67205L low power
67205V very low power
D
D
D
D
D
D
D
Fully expandable by word width or depth
Asynchronous read/write operations
Empty, full and half flags in single device mode
Retransmit capability
Bi-directional applications
Battery back-up operation 2 V data retention
High performance SCMOS technology
Rev. C (10/11/94)
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1407  234  2547  2237  1021  29  5  52  46  21 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号