EEWORLDEEWORLDEEWORLD

Part Number

Search

PC8548EMGHYUAQJA

Description
Microprocessor, 32-Bit, 133MHz, CMOS, PBGA783, 29 X 29 MM, 2.86 MM HEIGHT, 1 MM PITCH, FLIP CHIP, BGA-783
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size2MB,102 Pages
Manufacturere2v technologies
Download Datasheet Parametric View All

PC8548EMGHYUAQJA Overview

Microprocessor, 32-Bit, 133MHz, CMOS, PBGA783, 29 X 29 MM, 2.86 MM HEIGHT, 1 MM PITCH, FLIP CHIP, BGA-783

PC8548EMGHYUAQJA Parametric

Parameter NameAttribute value
Makere2v technologies
Parts packaging codeBGA
package instructionBGA,
Contacts783
Reach Compliance Codecompli
ECCN code3A001.A.3
Other featuresALSO REQUIRES 2.5V OR 3.3V SUPPLY
Address bus width64
bit size32
boundary scanYES
maximum clock frequency166 MHz
External data bus width64
FormatFLOATING POINT
Integrated cacheYES
JESD-30 codeS-PBGA-B783
length29 mm
low power modeYES
Number of terminals783
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeSQUARE
Package formGRID ARRAY
Certification statusNot Qualified
Maximum seat height2.86 mm
speed133 MHz
Maximum supply voltage1.26 V
Minimum supply voltage1.14 V
Nominal supply voltage1.2 V
surface mountYES
technologyCMOS
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width29 mm
uPs/uCs/peripheral integrated circuit typeMICROPROCESSOR
PC8548E
PowerQUICC III Integrated Processor
Datasheet -
Preliminary Specification
Features
Embedded e500 Core, Initial Offerings up to 1.2 GHz
– Dual Dispatch Superscalar, 7-stage Pipeline Design with out-of-order Issue and
Execution
– 3065 MIPS at 1333 MHz (Estimated Dhrystone 2.1)
36-bit Physical Addressing
Enhanced Hardware and Software Debug Support
Double-precision Embedded Scalar and Vector Floating-point APUs
Memory Management Unit (MMU)
Integrated L1/L2 Cache
– L1 Cache-32 KB Data and 32 KB Instruction Cache with Line-locking Support
– L2 Cache-512 KB (8-Way Set Associative); 512 KB/256 KB/128 KB/64 KB Can Be Used As SRAM
– L1 and L2 Hardware Coherency
– L2 Configurable As SRAM, Cache and I/O Transactions Can Be Stashed Into L2 Cache Regions
Integrated DDR Memory Controller With Full ECC Support, Supporting:
– 200 MHz Clock Rate (400 MHz Data Rate), 64-bit, 2.5V/2.6V I/O, DDR SDRAM
Integrated Security Engine Supporting DES, 3DES, MD-5, SHA-1/2, AES, RSA, RNG, Kasumi F8/F9 and ARC-4 Encryption
Algorithms
Four On-chip Triple-speed Ethernet Controllers (GMACs) Supporting 10- and 100-Mbps, and 1-Gbps Ethernet/IEEE*802.3
Networks with MII, RMII, GMII, RGMII, RTBI and TBI Physical Interfaces
– TCP/IP Checksum Acceleration
– Advanced QoS Features
General-purpose I/O (GPIO)
Serial RapidIO and PCI Express High-speed Interconnect Interfaces, Supporting
– Single x8 PCI Express, or Single x4 PCI Express and Single 4x Serial RapidIO
On-chip Network (OCeaN) Switch Fabric
Multiple PCI Interface Support
– 64-bit PCI 2.2 Bus Controller (Up to 66 MHz, 3.3V I/O)
– 64-bit PCI-X Bus Controller (Up to 133 MHz, 3.3V I/O), or Flexibility to Configure Two 32-bit PCI Controllers
166 MHz, 32-bit, 3.3V I/O, Local Bus with Memory Controller
Integrated Four-channel DMA Controller
Dual I2C and Dual Universal Asynchronous Receiver/Transmitter (DUAR) Support
Programmable Interrupt Controller (PIC), IEEE 1149.1 JTAG Test Access Port
1.1V Core Voltage with 3.3V and 2.5V I/O, 783-pin HITCE Package
Visit our website: www.e2v.com
for the latest version of the datasheet
e2v semiconductors SAS 2007
0831B–HIREL–12/07
quartus ii 11.1 prompts unsupported family:Max ii
It compiles fine under 9.0, but there is a problem with compiling under 11.1. My 11.1 is installed on the D drive, and I also installed the device, which is also installed on the D drive. Quartus II 1...
xy598646744 FPGA/CPLD
Share the temperature and humidity monitoring of LoRa communication technology
This article mainly introduces the IoT application process in which I use the existing lora concentrator devices and lora node terminal devices on the market to collect temperature and humidity sensor...
Jacktang RF/Wirelessly
【GD32F350 Urban Youth Home Security Guard】The tenth work submission
[i=s]This post was last edited by a media student on 2018-10-14 12:10[/i] [align=center][size=5][color=#9932cc]【GD32F350 Urban Youth Family Security Guard】The tenth post of work submission[/color][/si...
传媒学子 GD32 MCU
【Technical White Paper】Application and parameter design of bootstrap circuit in HVIC
Bootstrap Network Analysis: Focusing on the Integrated Bootstrap Functionality...
安_然 Analog electronics
Recruiting Wince developers, applications, BSP
If you have a dream, you have hope. Location: Shenzhen. Excellent treatment. Strong company. If you are interested, please send an email to pz_forever@126.com...
ckuangling Embedded System
[TI star product limited time purchase] + AWR6843 purchase experience and unboxing
[i=s]This post was last edited by wangran_95 on 2020-12-24 11:11[/i]First of all, I am very happy to participate in this event, thanks to the discount coupon from eeworld. The development board that o...
wangran_95 TI Technology Forum

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2757  354  1934  1042  2257  56  8  39  21  46 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号